]> err.no Git - linux-2.6/commitdiff
[POWERPC] Celleb: setup usb host controller in SCC
authorIshizaki Kou <kou.ishizaki@toshiba.co.jp>
Fri, 2 Feb 2007 07:38:41 +0000 (16:38 +0900)
committerPaul Mackerras <paulus@samba.org>
Wed, 7 Feb 2007 03:03:21 +0000 (14:03 +1100)
USB host controller in SCC requires enable sequence. It should be done
before USB host drivers start.

Signed-off-by: Kou Ishizaki <kou.ishizaki@toshiba.co.jp>
Acked-by: Benjamin Herrenschmidt <benh@kernel.crashing.org>
Signed-off-by: Paul Mackerras <paulus@samba.org>
arch/powerpc/platforms/celleb/scc_uhc.c [new file with mode: 0644]

diff --git a/arch/powerpc/platforms/celleb/scc_uhc.c b/arch/powerpc/platforms/celleb/scc_uhc.c
new file mode 100644 (file)
index 0000000..a7c548b
--- /dev/null
@@ -0,0 +1,94 @@
+/*
+ * SCC (Super Companion Chip) UHC setup
+ *
+ * (C) Copyright 2006-2007 TOSHIBA CORPORATION
+ *
+ * This program is free software; you can redistribute it and/or modify
+ * it under the terms of the GNU General Public License as published by
+ * the Free Software Foundation; either version 2 of the License, or
+ * (at your option) any later version.
+ *
+ * This program is distributed in the hope that it will be useful,
+ * but WITHOUT ANY WARRANTY; without even the implied warranty of
+ * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
+ * GNU General Public License for more details.
+ *
+ * You should have received a copy of the GNU General Public License along
+ * with this program; if not, write to the Free Software Foundation, Inc.,
+ * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
+ */
+
+#include <linux/kernel.h>
+#include <linux/pci.h>
+
+#include <asm/delay.h>
+#include <asm/io.h>
+#include <asm/machdep.h>
+
+#include "scc.h"
+
+#define UHC_RESET_WAIT_MAX 10000
+
+static inline int uhc_clkctrl_ready(u32 val)
+{
+       const u32 mask = SCC_UHC_USBCEN | SCC_UHC_USBCEN;
+       return((val & mask) == mask);
+}
+
+/*
+ * UHC(usb host controler) enable function.
+ * affect to both of OHCI and EHCI core module.
+ */
+static void enable_scc_uhc(struct pci_dev *dev)
+{
+       void __iomem *uhc_base;
+       u32 __iomem *uhc_clkctrl;
+       u32 __iomem *uhc_ecmode;
+       u32 val = 0;
+       int i;
+
+       if (!machine_is(celleb))
+               return;
+
+       uhc_base = ioremap(pci_resource_start(dev, 0),
+                          pci_resource_len(dev, 0));
+       if (!uhc_base) {
+               printk(KERN_ERR "failed to map UHC register base.\n");
+               return;
+       }
+       uhc_clkctrl = uhc_base + SCC_UHC_CKRCTRL;
+       uhc_ecmode  = uhc_base + SCC_UHC_ECMODE;
+
+       /* setup for normal mode */
+       val |= SCC_UHC_F48MCKLEN;
+       out_be32(uhc_clkctrl, val);
+       val |= SCC_UHC_PHY_SUSPEND_SEL;
+       out_be32(uhc_clkctrl, val);
+       udelay(10);
+       val |= SCC_UHC_PHYEN;
+       out_be32(uhc_clkctrl, val);
+       udelay(50);
+
+       /* disable reset */
+       val |= SCC_UHC_HCLKEN;
+       out_be32(uhc_clkctrl, val);
+       val |= (SCC_UHC_USBCEN | SCC_UHC_USBEN);
+       out_be32(uhc_clkctrl, val);
+       i = 0;
+       while (!uhc_clkctrl_ready(in_be32(uhc_clkctrl))) {
+               udelay(10);
+               if (i++ > UHC_RESET_WAIT_MAX) {
+                       printk(KERN_ERR "Failed to disable UHC reset %x\n",
+                              in_be32(uhc_clkctrl));
+                       break;
+               }
+       }
+
+       /* Endian Conversion Mode for Master ALL area */
+       out_be32(uhc_ecmode, SCC_UHC_ECMODE_BY_BYTE);
+
+       iounmap(uhc_base);
+}
+
+DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
+                PCI_DEVICE_ID_TOSHIBA_SCC_USB, enable_scc_uhc);