]> err.no Git - linux-2.6/commit
[PATCH] ppc32: Support 36-bit physical addressing on e500
authorKumar Gala <galak@freescale.com>
Sat, 16 Apr 2005 22:24:22 +0000 (15:24 -0700)
committerLinus Torvalds <torvalds@ppc970.osdl.org>
Sat, 16 Apr 2005 22:24:22 +0000 (15:24 -0700)
commitf50b153b1966230e78034d5ab1641ca4bb5db56d
tree9f3f0971789ca2cbb59efbd694c172804f4547cd
parentb464fce5edc08a825907e9d48a2d2f1af0393fef
[PATCH] ppc32: Support 36-bit physical addressing on e500

To add support for 36-bit physical addressing on e500 the following changes
have been made.  The changes are generalized to support any physical address
size larger than 32-bits:

* Allow FSL Book-E parts to use a 64-bit PTE, it is 44-bits of pfn, 20-bits
  of flags.

* Introduced new CPU feature (CPU_FTR_BIG_PHYS) to allow runtime handling of
  updating hardware register (SPRN_MAS7) which holds the upper 32-bits of
  physical address that will be written into the TLB.  This is useful since
  not all e500 cores support 36-bit physical addressing.

* Currently have a pass through implementation of fixup_bigphys_addr

* Moved _PAGE_DIRTY in the 64-bit PTE case to free room for three additional
  storage attributes that may exist in future FSL Book-E cores and updated
  fault handler to copy these bits into the hardware TLBs.

Signed-off-by: Kumar Gala <kumar.gala@freescale.com>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
arch/ppc/Kconfig
arch/ppc/kernel/head_fsl_booke.S
arch/ppc/syslib/ppc85xx_common.c
include/asm-ppc/cputable.h
include/asm-ppc/pgtable.h
include/asm-ppc/reg_booke.h