]> err.no Git - linux-2.6/commit
[MIPS] time: SMP-proofing of Sibyte clockevent/clocksource code.
authorRalf Baechle <ralf@linux-mips.org>
Mon, 22 Oct 2007 09:38:44 +0000 (10:38 +0100)
committerRalf Baechle <ralf@linux-mips.org>
Mon, 22 Oct 2007 21:09:00 +0000 (22:09 +0100)
commitd04533650f64fe3367e180f3e488d92205152cd3
tree5f183668d97d9655a8517e61afd46bfa2f80b101
parent06d428d719dece96c01532b62df4140f4e69a308
[MIPS] time: SMP-proofing of Sibyte clockevent/clocksource code.

The BCM148 has 4 cores but there are also just 4 generic timers available
so use the ZBbus cycle counter instead of it.  In addition the ZBbus
counter also offers a much higher resolution and 64-bit counting so I'm
considering a later complete conversion to it once I figure out if all
members of the Sibyte SOC family support it - the docs seem to agree but
the headers files seem to disagree ...

Signed-off-by: Ralf Baechle <ralf@linux-mips.org>
arch/mips/sibyte/bcm1480/irq.c
arch/mips/sibyte/bcm1480/smp.c
arch/mips/sibyte/bcm1480/time.c
arch/mips/sibyte/sb1250/irq.c
arch/mips/sibyte/sb1250/smp.c
arch/mips/sibyte/sb1250/time.c
include/asm-mips/sibyte/sb1250.h