]> err.no Git - linux-2.6/blobdiff - arch/x86/kernel/setup_64.c
x86: use BOOTMEM_EXCLUSIVE on 32-bit
[linux-2.6] / arch / x86 / kernel / setup_64.c
index 185d3cc9129b376d0a95242ae820066114dbff24..6dff1286ad8adec4b9fc6bb7808c3a233c476fd2 100644 (file)
@@ -44,6 +44,7 @@
 #include <linux/sort.h>
 #include <linux/uaccess.h>
 #include <linux/init_ohci1394_dma.h>
+#include <linux/kvm_para.h>
 
 #include <asm/mtrr.h>
 #include <asm/uaccess.h>
@@ -69,6 +70,7 @@
 #include <asm/ds.h>
 #include <asm/topology.h>
 #include <asm/trampoline.h>
+#include <asm/pat.h>
 
 #include <mach_apic.h>
 #ifdef CONFIG_PARAVIRT
@@ -127,7 +129,9 @@ static struct resource standard_io_resources[] = {
                .flags = IORESOURCE_BUSY | IORESOURCE_IO },
        { .name = "timer1", .start = 0x50, .end = 0x53,
                .flags = IORESOURCE_BUSY | IORESOURCE_IO },
-       { .name = "keyboard", .start = 0x60, .end = 0x6f,
+       { .name = "keyboard", .start = 0x60, .end = 0x60,
+               .flags = IORESOURCE_BUSY | IORESOURCE_IO },
+       { .name = "keyboard", .start = 0x64, .end = 0x64,
                .flags = IORESOURCE_BUSY | IORESOURCE_IO },
        { .name = "dma page reg", .start = 0x80, .end = 0x8f,
                .flags = IORESOURCE_BUSY | IORESOURCE_IO },
@@ -289,6 +293,18 @@ static void __init parse_setup_data(void)
        }
 }
 
+#ifdef CONFIG_PCI_MMCONFIG
+extern void __cpuinit fam10h_check_enable_mmcfg(void);
+extern void __init check_enable_amd_mmconf_dmi(void);
+#else
+void __cpuinit fam10h_check_enable_mmcfg(void)
+{
+}
+void __init check_enable_amd_mmconf_dmi(void)
+{
+}
+#endif
+
 /*
  * setup_arch - architecture-specific boot-time initializations
  *
@@ -386,6 +402,10 @@ void __init setup_arch(char **cmdline_p)
 
        io_delay_init();
 
+#ifdef CONFIG_KVM_CLOCK
+       kvmclock_init();
+#endif
+
 #ifdef CONFIG_SMP
        /* setup to use the early static init tables during kernel startup */
        x86_cpu_to_apicid_early_ptr = (void *)x86_cpu_to_apicid_init;
@@ -490,6 +510,8 @@ void __init setup_arch(char **cmdline_p)
        init_apic_mappings();
        ioapic_init_mappings();
 
+       kvm_guest_init();
+
        /*
         * We trust e820 completely. No explicit ROM probing in memory.
         */
@@ -510,6 +532,9 @@ void __init setup_arch(char **cmdline_p)
        conswitchp = &dummy_con;
 #endif
 #endif
+
+       /* do this before identify_cpu for boot cpu */
+       check_enable_amd_mmconf_dmi();
 }
 
 static int __cpuinit get_model_name(struct cpuinfo_x86 *c)
@@ -579,205 +604,6 @@ static int __cpuinit nearby_node(int apicid)
 }
 #endif
 
-#ifdef CONFIG_PCI_MMCONFIG
-struct pci_hostbridge_probe {
-       u32 bus;
-       u32 slot;
-       u32 vendor;
-       u32 device;
-};
-
-static u64 __cpuinitdata fam10h_pci_mmconf_base;
-static int __cpuinitdata fam10h_pci_mmconf_base_status;
-
-static struct pci_hostbridge_probe pci_probes[] __cpuinitdata = {
-       { 0, 0x18, PCI_VENDOR_ID_AMD, 0x1200 },
-       { 0xff, 0, PCI_VENDOR_ID_AMD, 0x1200 },
-};
-
-struct range {
-       u64 start;
-       u64 end;
-};
-
-static int __cpuinit cmp_range(const void *x1, const void *x2)
-{
-       const struct range *r1 = x1;
-       const struct range *r2 = x2;
-       int start1, start2;
-
-       start1 = r1->start >> 32;
-       start2 = r2->start >> 32;
-
-       return start1 - start2;
-}
-
-/*[47:0] */
-/* need to avoid (0xfd<<32) and (0xfe<<32), ht used space */
-#define FAM10H_PCI_MMCONF_BASE (0xfcULL<<32)
-#define BASE_VALID(b) ((b != (0xfdULL << 32)) && (b != (0xfeULL << 32)))
-static void __cpuinit get_fam10h_pci_mmconf_base(void)
-{
-       int i;
-       unsigned bus;
-       unsigned slot;
-       int found;
-
-       u64 val;
-       u32 address;
-       u64 tom2;
-       u64 base = FAM10H_PCI_MMCONF_BASE;
-
-       int hi_mmio_num;
-       struct range range[8];
-
-       /* only try to get setting from BSP */
-       /* -1 or 1 */
-       if (fam10h_pci_mmconf_base_status)
-               return;
-
-       if (!early_pci_allowed())
-               goto fail;
-
-       found = 0;
-       for (i = 0; i < ARRAY_SIZE(pci_probes); i++) {
-               u32 id;
-               u16 device;
-               u16 vendor;
-
-               bus = pci_probes[i].bus;
-               slot = pci_probes[i].slot;
-               id = read_pci_config(bus, slot, 0, PCI_VENDOR_ID);
-
-               vendor = id & 0xffff;
-               device = (id>>16) & 0xffff;
-               if (pci_probes[i].vendor == vendor &&
-                   pci_probes[i].device == device) {
-                       found = 1;
-                       break;
-               }
-       }
-
-       if (!found)
-               goto fail;
-
-       /* SYS_CFG */
-       address = MSR_K8_SYSCFG;
-       rdmsrl(address, val);
-
-       /* TOP_MEM2 is not enabled? */
-       if (!(val & (1<<21))) {
-               tom2 = 0;
-       } else {
-               /* TOP_MEM2 */
-               address = MSR_K8_TOP_MEM2;
-               rdmsrl(address, val);
-               tom2 = val & (0xffffULL<<32);
-       }
-
-       if (base <= tom2)
-               base = tom2 + (1ULL<<32);
-
-       /*
-        * need to check if the range is in the high mmio range that is
-        * above 4G
-        */
-       hi_mmio_num = 0;
-       for (i = 0; i < 8; i++) {
-               u32 reg;
-               u64 start;
-               u64 end;
-               reg = read_pci_config(bus, slot, 1, 0x80 + (i << 3));
-               if (!(reg & 3))
-                       continue;
-
-               start = (((u64)reg) << 8) & (0xffULL << 32); /* 39:16 on 31:8*/
-               reg = read_pci_config(bus, slot, 1, 0x84 + (i << 3));
-               end = (((u64)reg) << 8) & (0xffULL << 32); /* 39:16 on 31:8*/
-
-               if (!end)
-                       continue;
-
-               range[hi_mmio_num].start = start;
-               range[hi_mmio_num].end = end;
-               hi_mmio_num++;
-       }
-
-       if (!hi_mmio_num)
-               goto out;
-
-       /* sort the range */
-       sort(range, hi_mmio_num, sizeof(struct range), cmp_range, NULL);
-
-       if (range[hi_mmio_num - 1].end < base)
-               goto out;
-       if (range[0].start > base)
-               goto out;
-
-       /* need to find one window */
-       base = range[0].start - (1ULL << 32);
-       if ((base > tom2) && BASE_VALID(base))
-               goto out;
-       base = range[hi_mmio_num - 1].end + (1ULL << 32);
-       if ((base > tom2) && BASE_VALID(base))
-               goto out;
-       /* need to find window between ranges */
-       if (hi_mmio_num > 1)
-       for (i = 0; i < hi_mmio_num - 1; i++) {
-               if (range[i + 1].start > (range[i].end + (1ULL << 32))) {
-                       base = range[i].end + (1ULL << 32);
-                       if ((base > tom2) && BASE_VALID(base))
-                               goto out;
-               }
-       }
-
-fail:
-       fam10h_pci_mmconf_base_status = -1;
-       return;
-out:
-       fam10h_pci_mmconf_base = base;
-       fam10h_pci_mmconf_base_status = 1;
-}
-#endif
-
-static void __cpuinit fam10h_check_enable_mmcfg(struct cpuinfo_x86 *c)
-{
-#ifdef CONFIG_PCI_MMCONFIG
-       u64 val;
-       u32 address;
-
-       address = MSR_FAM10H_MMIO_CONF_BASE;
-       rdmsrl(address, val);
-
-       /* try to make sure that AP's setting is identical to BSP setting */
-       if (val & FAM10H_MMIO_CONF_ENABLE) {
-               u64 base;
-               base = val & (0xffffULL << 32);
-               if (fam10h_pci_mmconf_base_status <= 0) {
-                       fam10h_pci_mmconf_base = base;
-                       fam10h_pci_mmconf_base_status = 1;
-                       return;
-               } else if (fam10h_pci_mmconf_base ==  base)
-                       return;
-       }
-
-       /*
-        * if it is not enabled, try to enable it and assume only one segment
-        * with 256 buses
-        */
-       get_fam10h_pci_mmconf_base();
-       if (fam10h_pci_mmconf_base_status <= 0)
-               return;
-
-       printk(KERN_INFO "Enable MMCONFIG on AMD Family 10h\n");
-       val &= ~((FAM10H_MMIO_CONF_BASE_MASK<<FAM10H_MMIO_CONF_BASE_SHIFT) |
-            (FAM10H_MMIO_CONF_BUSRANGE_MASK<<FAM10H_MMIO_CONF_BUSRANGE_SHIFT));
-       val |= fam10h_pci_mmconf_base | (8 << FAM10H_MMIO_CONF_BUSRANGE_SHIFT) |
-              FAM10H_MMIO_CONF_ENABLE;
-       wrmsrl(address, val);
-#endif
-}
-
 /*
  * On a AMD dual core setup the lower bits of the APIC id distingush the cores.
  * Assumes number of cores is a power of two.
@@ -962,7 +788,7 @@ static void __cpuinit init_amd(struct cpuinfo_x86 *c)
        set_cpu_cap(c, X86_FEATURE_MFENCE_RDTSC);
 
        if (c->x86 == 0x10)
-               fam10h_check_enable_mmcfg(c);
+               fam10h_check_enable_mmcfg();
 
        if (amd_apic_timer_broken())
                disable_apic_timer = 1;
@@ -1125,7 +951,7 @@ static void __cpuinit init_intel(struct cpuinfo_x86 *c)
 static void __cpuinit early_init_centaur(struct cpuinfo_x86 *c)
 {
        if (c->x86 == 0x6 && c->x86_model >= 0xf)
-               set_bit(X86_FEATURE_CONSTANT_TSC, &c->x86_capability);
+               set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
 }
 
 static void __cpuinit init_centaur(struct cpuinfo_x86 *c)
@@ -1240,25 +1066,19 @@ static void __cpuinit early_identify_cpu(struct cpuinfo_x86 *c)
        if (c->extended_cpuid_level >= 0x80000007)
                c->x86_power = cpuid_edx(0x80000007);
 
-
-       clear_cpu_cap(c, X86_FEATURE_PAT);
-
        switch (c->x86_vendor) {
        case X86_VENDOR_AMD:
                early_init_amd(c);
-               if (c->x86 >= 0xf && c->x86 <= 0x11)
-                       set_cpu_cap(c, X86_FEATURE_PAT);
                break;
        case X86_VENDOR_INTEL:
                early_init_intel(c);
-               if (c->x86 == 0xF || (c->x86 == 6 && c->x86_model >= 15))
-                       set_cpu_cap(c, X86_FEATURE_PAT);
                break;
        case X86_VENDOR_CENTAUR:
                early_init_centaur(c);
                break;
        }
 
+       validate_pat_support(c);
 }
 
 /*