1 #ifndef __ASM_PARAVIRT_H
2 #define __ASM_PARAVIRT_H
3 /* Various instructions on x86 need to be replaced for
4 * para-virtualization: those hooks are defined here. */
10 /* Bitmask of what can be clobbered: usually at least eax. */
12 #define CLBR_EAX (1 << 0)
13 #define CLBR_ECX (1 << 1)
14 #define CLBR_EDX (1 << 2)
17 #define CLBR_RSI (1 << 3)
18 #define CLBR_RDI (1 << 4)
19 #define CLBR_R8 (1 << 5)
20 #define CLBR_R9 (1 << 6)
21 #define CLBR_R10 (1 << 7)
22 #define CLBR_R11 (1 << 8)
23 #define CLBR_ANY ((1 << 9) - 1)
24 #include <asm/desc_defs.h>
26 /* CLBR_ANY should match all regs platform has. For i386, that's just it */
27 #define CLBR_ANY ((1 << 3) - 1)
31 #include <linux/types.h>
32 #include <linux/cpumask.h>
33 #include <asm/kmap_types.h>
34 #include <asm/desc_defs.h>
45 unsigned int kernel_rpl;
46 int shared_kernel_pmd;
53 * Patch may replace one of the defined code sequences with
54 * arbitrary code, subject to the same register constraints.
55 * This generally means the code is not free to clobber any
56 * registers other than EAX. The patch function should return
57 * the number of bytes of code generated, as we nop pad the
58 * rest in generic code.
60 unsigned (*patch)(u8 type, u16 clobber, void *insnbuf,
61 unsigned long addr, unsigned len);
63 /* Basic arch-specific setup */
64 void (*arch_setup)(void);
65 char *(*memory_setup)(void);
66 void (*post_allocator_init)(void);
68 /* Print a banner to identify the environment */
74 /* Set deferred update mode, used for batching operations. */
80 void (*time_init)(void);
82 /* Set and set time of day */
83 unsigned long (*get_wallclock)(void);
84 int (*set_wallclock)(unsigned long);
86 unsigned long long (*sched_clock)(void);
87 unsigned long (*get_cpu_khz)(void);
91 /* hooks for various privileged instructions */
92 unsigned long (*get_debugreg)(int regno);
93 void (*set_debugreg)(int regno, unsigned long value);
97 unsigned long (*read_cr0)(void);
98 void (*write_cr0)(unsigned long);
100 unsigned long (*read_cr4_safe)(void);
101 unsigned long (*read_cr4)(void);
102 void (*write_cr4)(unsigned long);
105 unsigned long (*read_cr8)(void);
106 void (*write_cr8)(unsigned long);
109 /* Segment descriptor handling */
110 void (*load_tr_desc)(void);
111 void (*load_gdt)(const struct desc_ptr *);
112 void (*load_idt)(const struct desc_ptr *);
113 void (*store_gdt)(struct desc_ptr *);
114 void (*store_idt)(struct desc_ptr *);
115 void (*set_ldt)(const void *desc, unsigned entries);
116 unsigned long (*store_tr)(void);
117 void (*load_tls)(struct thread_struct *t, unsigned int cpu);
118 void (*write_ldt_entry)(struct desc_struct *ldt, int entrynum,
120 void (*write_gdt_entry)(struct desc_struct *,
121 int entrynum, const void *desc, int size);
122 void (*write_idt_entry)(gate_desc *,
123 int entrynum, const gate_desc *gate);
124 void (*load_sp0)(struct tss_struct *tss, struct thread_struct *t);
126 void (*set_iopl_mask)(unsigned mask);
128 void (*wbinvd)(void);
129 void (*io_delay)(void);
131 /* cpuid emulation, mostly so that caps bits can be disabled */
132 void (*cpuid)(unsigned int *eax, unsigned int *ebx,
133 unsigned int *ecx, unsigned int *edx);
135 /* MSR, PMC and TSR operations.
136 err = 0/-EFAULT. wrmsr returns 0/-EFAULT. */
137 u64 (*read_msr)(unsigned int msr, int *err);
138 int (*write_msr)(unsigned int msr, unsigned low, unsigned high);
140 u64 (*read_tsc)(void);
141 u64 (*read_pmc)(int counter);
142 unsigned long long (*read_tscp)(unsigned int *aux);
144 /* These two are jmp to, not actually called. */
145 void (*irq_enable_syscall_ret)(void);
148 void (*swapgs)(void);
150 struct pv_lazy_ops lazy_mode;
154 void (*init_IRQ)(void);
157 * Get/set interrupt state. save_fl and restore_fl are only
158 * expected to use X86_EFLAGS_IF; all other bits
159 * returned from save_fl are undefined, and may be ignored by
162 unsigned long (*save_fl)(void);
163 void (*restore_fl)(unsigned long);
164 void (*irq_disable)(void);
165 void (*irq_enable)(void);
166 void (*safe_halt)(void);
171 #ifdef CONFIG_X86_LOCAL_APIC
173 * Direct APIC operations, principally for VMI. Ideally
174 * these shouldn't be in this interface.
176 void (*apic_write)(unsigned long reg, u32 v);
177 void (*apic_write_atomic)(unsigned long reg, u32 v);
178 u32 (*apic_read)(unsigned long reg);
179 void (*setup_boot_clock)(void);
180 void (*setup_secondary_clock)(void);
182 void (*startup_ipi_hook)(int phys_apicid,
183 unsigned long start_eip,
184 unsigned long start_esp);
190 * Called before/after init_mm pagetable setup. setup_start
191 * may reset %cr3, and may pre-install parts of the pagetable;
192 * pagetable setup is expected to preserve any existing
195 void (*pagetable_setup_start)(pgd_t *pgd_base);
196 void (*pagetable_setup_done)(pgd_t *pgd_base);
198 unsigned long (*read_cr2)(void);
199 void (*write_cr2)(unsigned long);
201 unsigned long (*read_cr3)(void);
202 void (*write_cr3)(unsigned long);
205 * Hooks for intercepting the creation/use/destruction of an
208 void (*activate_mm)(struct mm_struct *prev,
209 struct mm_struct *next);
210 void (*dup_mmap)(struct mm_struct *oldmm,
211 struct mm_struct *mm);
212 void (*exit_mmap)(struct mm_struct *mm);
216 void (*flush_tlb_user)(void);
217 void (*flush_tlb_kernel)(void);
218 void (*flush_tlb_single)(unsigned long addr);
219 void (*flush_tlb_others)(const cpumask_t *cpus, struct mm_struct *mm,
222 /* Hooks for allocating/releasing pagetable pages */
223 void (*alloc_pte)(struct mm_struct *mm, u32 pfn);
224 void (*alloc_pmd)(struct mm_struct *mm, u32 pfn);
225 void (*alloc_pmd_clone)(u32 pfn, u32 clonepfn, u32 start, u32 count);
226 void (*alloc_pud)(struct mm_struct *mm, u32 pfn);
227 void (*release_pte)(u32 pfn);
228 void (*release_pmd)(u32 pfn);
229 void (*release_pud)(u32 pfn);
231 /* Pagetable manipulation functions */
232 void (*set_pte)(pte_t *ptep, pte_t pteval);
233 void (*set_pte_at)(struct mm_struct *mm, unsigned long addr,
234 pte_t *ptep, pte_t pteval);
235 void (*set_pmd)(pmd_t *pmdp, pmd_t pmdval);
236 void (*pte_update)(struct mm_struct *mm, unsigned long addr,
238 void (*pte_update_defer)(struct mm_struct *mm,
239 unsigned long addr, pte_t *ptep);
241 pte_t (*ptep_modify_prot_start)(struct mm_struct *mm, unsigned long addr,
243 void (*ptep_modify_prot_commit)(struct mm_struct *mm, unsigned long addr,
244 pte_t *ptep, pte_t pte);
246 pteval_t (*pte_val)(pte_t);
247 pteval_t (*pte_flags)(pte_t);
248 pte_t (*make_pte)(pteval_t pte);
250 pgdval_t (*pgd_val)(pgd_t);
251 pgd_t (*make_pgd)(pgdval_t pgd);
253 #if PAGETABLE_LEVELS >= 3
254 #ifdef CONFIG_X86_PAE
255 void (*set_pte_atomic)(pte_t *ptep, pte_t pteval);
256 void (*set_pte_present)(struct mm_struct *mm, unsigned long addr,
257 pte_t *ptep, pte_t pte);
258 void (*pte_clear)(struct mm_struct *mm, unsigned long addr,
260 void (*pmd_clear)(pmd_t *pmdp);
262 #endif /* CONFIG_X86_PAE */
264 void (*set_pud)(pud_t *pudp, pud_t pudval);
266 pmdval_t (*pmd_val)(pmd_t);
267 pmd_t (*make_pmd)(pmdval_t pmd);
269 #if PAGETABLE_LEVELS == 4
270 pudval_t (*pud_val)(pud_t);
271 pud_t (*make_pud)(pudval_t pud);
273 void (*set_pgd)(pgd_t *pudp, pgd_t pgdval);
274 #endif /* PAGETABLE_LEVELS == 4 */
275 #endif /* PAGETABLE_LEVELS >= 3 */
277 #ifdef CONFIG_HIGHPTE
278 void *(*kmap_atomic_pte)(struct page *page, enum km_type type);
281 struct pv_lazy_ops lazy_mode;
284 /* This contains all the paravirt structures: we get a convenient
285 * number for each function using the offset which we use to indicate
287 struct paravirt_patch_template {
288 struct pv_init_ops pv_init_ops;
289 struct pv_time_ops pv_time_ops;
290 struct pv_cpu_ops pv_cpu_ops;
291 struct pv_irq_ops pv_irq_ops;
292 struct pv_apic_ops pv_apic_ops;
293 struct pv_mmu_ops pv_mmu_ops;
296 extern struct pv_info pv_info;
297 extern struct pv_init_ops pv_init_ops;
298 extern struct pv_time_ops pv_time_ops;
299 extern struct pv_cpu_ops pv_cpu_ops;
300 extern struct pv_irq_ops pv_irq_ops;
301 extern struct pv_apic_ops pv_apic_ops;
302 extern struct pv_mmu_ops pv_mmu_ops;
304 #define PARAVIRT_PATCH(x) \
305 (offsetof(struct paravirt_patch_template, x) / sizeof(void *))
307 #define paravirt_type(op) \
308 [paravirt_typenum] "i" (PARAVIRT_PATCH(op)), \
309 [paravirt_opptr] "m" (op)
310 #define paravirt_clobber(clobber) \
311 [paravirt_clobber] "i" (clobber)
314 * Generate some code, and mark it as patchable by the
315 * apply_paravirt() alternate instruction patcher.
317 #define _paravirt_alt(insn_string, type, clobber) \
318 "771:\n\t" insn_string "\n" "772:\n" \
319 ".pushsection .parainstructions,\"a\"\n" \
322 " .byte " type "\n" \
323 " .byte 772b-771b\n" \
324 " .short " clobber "\n" \
327 /* Generate patchable code, with the default asm parameters. */
328 #define paravirt_alt(insn_string) \
329 _paravirt_alt(insn_string, "%c[paravirt_typenum]", "%c[paravirt_clobber]")
331 /* Simple instruction patching code. */
332 #define DEF_NATIVE(ops, name, code) \
333 extern const char start_##ops##_##name[], end_##ops##_##name[]; \
334 asm("start_" #ops "_" #name ": " code "; end_" #ops "_" #name ":")
336 unsigned paravirt_patch_nop(void);
337 unsigned paravirt_patch_ignore(unsigned len);
338 unsigned paravirt_patch_call(void *insnbuf,
339 const void *target, u16 tgt_clobbers,
340 unsigned long addr, u16 site_clobbers,
342 unsigned paravirt_patch_jmp(void *insnbuf, const void *target,
343 unsigned long addr, unsigned len);
344 unsigned paravirt_patch_default(u8 type, u16 clobbers, void *insnbuf,
345 unsigned long addr, unsigned len);
347 unsigned paravirt_patch_insns(void *insnbuf, unsigned len,
348 const char *start, const char *end);
350 unsigned native_patch(u8 type, u16 clobbers, void *ibuf,
351 unsigned long addr, unsigned len);
353 int paravirt_disable_iospace(void);
356 * This generates an indirect call based on the operation type number.
357 * The type number, computed in PARAVIRT_PATCH, is derived from the
358 * offset into the paravirt_patch_template structure, and can therefore be
359 * freely converted back into a structure offset.
361 #define PARAVIRT_CALL "call *%[paravirt_opptr];"
364 * These macros are intended to wrap calls through one of the paravirt
365 * ops structs, so that they can be later identified and patched at
368 * Normally, a call to a pv_op function is a simple indirect call:
369 * (pv_op_struct.operations)(args...).
371 * Unfortunately, this is a relatively slow operation for modern CPUs,
372 * because it cannot necessarily determine what the destination
373 * address is. In this case, the address is a runtime constant, so at
374 * the very least we can patch the call to e a simple direct call, or
375 * ideally, patch an inline implementation into the callsite. (Direct
376 * calls are essentially free, because the call and return addresses
377 * are completely predictable.)
379 * For i386, these macros rely on the standard gcc "regparm(3)" calling
380 * convention, in which the first three arguments are placed in %eax,
381 * %edx, %ecx (in that order), and the remaining arguments are placed
382 * on the stack. All caller-save registers (eax,edx,ecx) are expected
383 * to be modified (either clobbered or used for return values).
384 * X86_64, on the other hand, already specifies a register-based calling
385 * conventions, returning at %rax, with parameteres going on %rdi, %rsi,
386 * %rdx, and %rcx. Note that for this reason, x86_64 does not need any
387 * special handling for dealing with 4 arguments, unlike i386.
388 * However, x86_64 also have to clobber all caller saved registers, which
389 * unfortunately, are quite a bit (r8 - r11)
391 * The call instruction itself is marked by placing its start address
392 * and size into the .parainstructions section, so that
393 * apply_paravirt() in arch/i386/kernel/alternative.c can do the
394 * appropriate patching under the control of the backend pv_init_ops
397 * Unfortunately there's no way to get gcc to generate the args setup
398 * for the call, and then allow the call itself to be generated by an
399 * inline asm. Because of this, we must do the complete arg setup and
400 * return value handling from within these macros. This is fairly
403 * There are 5 sets of PVOP_* macros for dealing with 0-4 arguments.
404 * It could be extended to more arguments, but there would be little
405 * to be gained from that. For each number of arguments, there are
406 * the two VCALL and CALL variants for void and non-void functions.
408 * When there is a return value, the invoker of the macro must specify
409 * the return type. The macro then uses sizeof() on that type to
410 * determine whether its a 32 or 64 bit value, and places the return
411 * in the right register(s) (just %eax for 32-bit, and %edx:%eax for
412 * 64-bit). For x86_64 machines, it just returns at %rax regardless of
413 * the return value size.
415 * 64-bit arguments are passed as a pair of adjacent 32-bit arguments
416 * i386 also passes 64-bit arguments as a pair of adjacent 32-bit arguments
419 * Small structures are passed and returned in registers. The macro
420 * calling convention can't directly deal with this, so the wrapper
421 * functions must do this.
423 * These PVOP_* macros are only defined within this header. This
424 * means that all uses must be wrapped in inline functions. This also
425 * makes sure the incoming and outgoing types are always correct.
428 #define PVOP_VCALL_ARGS unsigned long __eax, __edx, __ecx
429 #define PVOP_CALL_ARGS PVOP_VCALL_ARGS
430 #define PVOP_VCALL_CLOBBERS "=a" (__eax), "=d" (__edx), \
432 #define PVOP_CALL_CLOBBERS PVOP_VCALL_CLOBBERS
433 #define EXTRA_CLOBBERS
434 #define VEXTRA_CLOBBERS
436 #define PVOP_VCALL_ARGS unsigned long __edi, __esi, __edx, __ecx
437 #define PVOP_CALL_ARGS PVOP_VCALL_ARGS, __eax
438 #define PVOP_VCALL_CLOBBERS "=D" (__edi), \
439 "=S" (__esi), "=d" (__edx), \
442 #define PVOP_CALL_CLOBBERS PVOP_VCALL_CLOBBERS, "=a" (__eax)
444 #define EXTRA_CLOBBERS , "r8", "r9", "r10", "r11"
445 #define VEXTRA_CLOBBERS , "rax", "r8", "r9", "r10", "r11"
448 #define __PVOP_CALL(rettype, op, pre, post, ...) \
452 /* This is 32-bit specific, but is okay in 64-bit */ \
453 /* since this condition will never hold */ \
454 if (sizeof(rettype) > sizeof(unsigned long)) { \
456 paravirt_alt(PARAVIRT_CALL) \
458 : PVOP_CALL_CLOBBERS \
459 : paravirt_type(op), \
460 paravirt_clobber(CLBR_ANY), \
462 : "memory", "cc" EXTRA_CLOBBERS); \
463 __ret = (rettype)((((u64)__edx) << 32) | __eax); \
466 paravirt_alt(PARAVIRT_CALL) \
468 : PVOP_CALL_CLOBBERS \
469 : paravirt_type(op), \
470 paravirt_clobber(CLBR_ANY), \
472 : "memory", "cc" EXTRA_CLOBBERS); \
473 __ret = (rettype)__eax; \
477 #define __PVOP_VCALL(op, pre, post, ...) \
481 paravirt_alt(PARAVIRT_CALL) \
483 : PVOP_VCALL_CLOBBERS \
484 : paravirt_type(op), \
485 paravirt_clobber(CLBR_ANY), \
487 : "memory", "cc" VEXTRA_CLOBBERS); \
490 #define PVOP_CALL0(rettype, op) \
491 __PVOP_CALL(rettype, op, "", "")
492 #define PVOP_VCALL0(op) \
493 __PVOP_VCALL(op, "", "")
495 #define PVOP_CALL1(rettype, op, arg1) \
496 __PVOP_CALL(rettype, op, "", "", "0" ((unsigned long)(arg1)))
497 #define PVOP_VCALL1(op, arg1) \
498 __PVOP_VCALL(op, "", "", "0" ((unsigned long)(arg1)))
500 #define PVOP_CALL2(rettype, op, arg1, arg2) \
501 __PVOP_CALL(rettype, op, "", "", "0" ((unsigned long)(arg1)), \
502 "1" ((unsigned long)(arg2)))
503 #define PVOP_VCALL2(op, arg1, arg2) \
504 __PVOP_VCALL(op, "", "", "0" ((unsigned long)(arg1)), \
505 "1" ((unsigned long)(arg2)))
507 #define PVOP_CALL3(rettype, op, arg1, arg2, arg3) \
508 __PVOP_CALL(rettype, op, "", "", "0" ((unsigned long)(arg1)), \
509 "1"((unsigned long)(arg2)), "2"((unsigned long)(arg3)))
510 #define PVOP_VCALL3(op, arg1, arg2, arg3) \
511 __PVOP_VCALL(op, "", "", "0" ((unsigned long)(arg1)), \
512 "1"((unsigned long)(arg2)), "2"((unsigned long)(arg3)))
514 /* This is the only difference in x86_64. We can make it much simpler */
516 #define PVOP_CALL4(rettype, op, arg1, arg2, arg3, arg4) \
517 __PVOP_CALL(rettype, op, \
518 "push %[_arg4];", "lea 4(%%esp),%%esp;", \
519 "0" ((u32)(arg1)), "1" ((u32)(arg2)), \
520 "2" ((u32)(arg3)), [_arg4] "mr" ((u32)(arg4)))
521 #define PVOP_VCALL4(op, arg1, arg2, arg3, arg4) \
523 "push %[_arg4];", "lea 4(%%esp),%%esp;", \
524 "0" ((u32)(arg1)), "1" ((u32)(arg2)), \
525 "2" ((u32)(arg3)), [_arg4] "mr" ((u32)(arg4)))
527 #define PVOP_CALL4(rettype, op, arg1, arg2, arg3, arg4) \
528 __PVOP_CALL(rettype, op, "", "", "0" ((unsigned long)(arg1)), \
529 "1"((unsigned long)(arg2)), "2"((unsigned long)(arg3)), \
530 "3"((unsigned long)(arg4)))
531 #define PVOP_VCALL4(op, arg1, arg2, arg3, arg4) \
532 __PVOP_VCALL(op, "", "", "0" ((unsigned long)(arg1)), \
533 "1"((unsigned long)(arg2)), "2"((unsigned long)(arg3)), \
534 "3"((unsigned long)(arg4)))
537 static inline int paravirt_enabled(void)
539 return pv_info.paravirt_enabled;
542 static inline void load_sp0(struct tss_struct *tss,
543 struct thread_struct *thread)
545 PVOP_VCALL2(pv_cpu_ops.load_sp0, tss, thread);
548 #define ARCH_SETUP pv_init_ops.arch_setup();
549 static inline unsigned long get_wallclock(void)
551 return PVOP_CALL0(unsigned long, pv_time_ops.get_wallclock);
554 static inline int set_wallclock(unsigned long nowtime)
556 return PVOP_CALL1(int, pv_time_ops.set_wallclock, nowtime);
559 static inline void (*choose_time_init(void))(void)
561 return pv_time_ops.time_init;
564 /* The paravirtualized CPUID instruction. */
565 static inline void __cpuid(unsigned int *eax, unsigned int *ebx,
566 unsigned int *ecx, unsigned int *edx)
568 PVOP_VCALL4(pv_cpu_ops.cpuid, eax, ebx, ecx, edx);
572 * These special macros can be used to get or set a debugging register
574 static inline unsigned long paravirt_get_debugreg(int reg)
576 return PVOP_CALL1(unsigned long, pv_cpu_ops.get_debugreg, reg);
578 #define get_debugreg(var, reg) var = paravirt_get_debugreg(reg)
579 static inline void set_debugreg(unsigned long val, int reg)
581 PVOP_VCALL2(pv_cpu_ops.set_debugreg, reg, val);
584 static inline void clts(void)
586 PVOP_VCALL0(pv_cpu_ops.clts);
589 static inline unsigned long read_cr0(void)
591 return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr0);
594 static inline void write_cr0(unsigned long x)
596 PVOP_VCALL1(pv_cpu_ops.write_cr0, x);
599 static inline unsigned long read_cr2(void)
601 return PVOP_CALL0(unsigned long, pv_mmu_ops.read_cr2);
604 static inline void write_cr2(unsigned long x)
606 PVOP_VCALL1(pv_mmu_ops.write_cr2, x);
609 static inline unsigned long read_cr3(void)
611 return PVOP_CALL0(unsigned long, pv_mmu_ops.read_cr3);
614 static inline void write_cr3(unsigned long x)
616 PVOP_VCALL1(pv_mmu_ops.write_cr3, x);
619 static inline unsigned long read_cr4(void)
621 return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr4);
623 static inline unsigned long read_cr4_safe(void)
625 return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr4_safe);
628 static inline void write_cr4(unsigned long x)
630 PVOP_VCALL1(pv_cpu_ops.write_cr4, x);
634 static inline unsigned long read_cr8(void)
636 return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr8);
639 static inline void write_cr8(unsigned long x)
641 PVOP_VCALL1(pv_cpu_ops.write_cr8, x);
645 static inline void raw_safe_halt(void)
647 PVOP_VCALL0(pv_irq_ops.safe_halt);
650 static inline void halt(void)
652 PVOP_VCALL0(pv_irq_ops.safe_halt);
655 static inline void wbinvd(void)
657 PVOP_VCALL0(pv_cpu_ops.wbinvd);
660 #define get_kernel_rpl() (pv_info.kernel_rpl)
662 static inline u64 paravirt_read_msr(unsigned msr, int *err)
664 return PVOP_CALL2(u64, pv_cpu_ops.read_msr, msr, err);
666 static inline int paravirt_write_msr(unsigned msr, unsigned low, unsigned high)
668 return PVOP_CALL3(int, pv_cpu_ops.write_msr, msr, low, high);
671 /* These should all do BUG_ON(_err), but our headers are too tangled. */
672 #define rdmsr(msr, val1, val2) \
675 u64 _l = paravirt_read_msr(msr, &_err); \
680 #define wrmsr(msr, val1, val2) \
682 paravirt_write_msr(msr, val1, val2); \
685 #define rdmsrl(msr, val) \
688 val = paravirt_read_msr(msr, &_err); \
691 #define wrmsrl(msr, val) wrmsr(msr, (u32)((u64)(val)), ((u64)(val))>>32)
692 #define wrmsr_safe(msr, a, b) paravirt_write_msr(msr, a, b)
694 /* rdmsr with exception handling */
695 #define rdmsr_safe(msr, a, b) \
698 u64 _l = paravirt_read_msr(msr, &_err); \
704 static inline int rdmsrl_safe(unsigned msr, unsigned long long *p)
708 *p = paravirt_read_msr(msr, &err);
712 static inline u64 paravirt_read_tsc(void)
714 return PVOP_CALL0(u64, pv_cpu_ops.read_tsc);
717 #define rdtscl(low) \
719 u64 _l = paravirt_read_tsc(); \
723 #define rdtscll(val) (val = paravirt_read_tsc())
725 static inline unsigned long long paravirt_sched_clock(void)
727 return PVOP_CALL0(unsigned long long, pv_time_ops.sched_clock);
729 #define calculate_cpu_khz() (pv_time_ops.get_cpu_khz())
731 static inline unsigned long long paravirt_read_pmc(int counter)
733 return PVOP_CALL1(u64, pv_cpu_ops.read_pmc, counter);
736 #define rdpmc(counter, low, high) \
738 u64 _l = paravirt_read_pmc(counter); \
743 static inline unsigned long long paravirt_rdtscp(unsigned int *aux)
745 return PVOP_CALL1(u64, pv_cpu_ops.read_tscp, aux);
748 #define rdtscp(low, high, aux) \
751 unsigned long __val = paravirt_rdtscp(&__aux); \
752 (low) = (u32)__val; \
753 (high) = (u32)(__val >> 32); \
757 #define rdtscpll(val, aux) \
759 unsigned long __aux; \
760 val = paravirt_rdtscp(&__aux); \
764 static inline void load_TR_desc(void)
766 PVOP_VCALL0(pv_cpu_ops.load_tr_desc);
768 static inline void load_gdt(const struct desc_ptr *dtr)
770 PVOP_VCALL1(pv_cpu_ops.load_gdt, dtr);
772 static inline void load_idt(const struct desc_ptr *dtr)
774 PVOP_VCALL1(pv_cpu_ops.load_idt, dtr);
776 static inline void set_ldt(const void *addr, unsigned entries)
778 PVOP_VCALL2(pv_cpu_ops.set_ldt, addr, entries);
780 static inline void store_gdt(struct desc_ptr *dtr)
782 PVOP_VCALL1(pv_cpu_ops.store_gdt, dtr);
784 static inline void store_idt(struct desc_ptr *dtr)
786 PVOP_VCALL1(pv_cpu_ops.store_idt, dtr);
788 static inline unsigned long paravirt_store_tr(void)
790 return PVOP_CALL0(unsigned long, pv_cpu_ops.store_tr);
792 #define store_tr(tr) ((tr) = paravirt_store_tr())
793 static inline void load_TLS(struct thread_struct *t, unsigned cpu)
795 PVOP_VCALL2(pv_cpu_ops.load_tls, t, cpu);
798 static inline void write_ldt_entry(struct desc_struct *dt, int entry,
801 PVOP_VCALL3(pv_cpu_ops.write_ldt_entry, dt, entry, desc);
804 static inline void write_gdt_entry(struct desc_struct *dt, int entry,
805 void *desc, int type)
807 PVOP_VCALL4(pv_cpu_ops.write_gdt_entry, dt, entry, desc, type);
810 static inline void write_idt_entry(gate_desc *dt, int entry, const gate_desc *g)
812 PVOP_VCALL3(pv_cpu_ops.write_idt_entry, dt, entry, g);
814 static inline void set_iopl_mask(unsigned mask)
816 PVOP_VCALL1(pv_cpu_ops.set_iopl_mask, mask);
819 /* The paravirtualized I/O functions */
820 static inline void slow_down_io(void)
822 pv_cpu_ops.io_delay();
823 #ifdef REALLY_SLOW_IO
824 pv_cpu_ops.io_delay();
825 pv_cpu_ops.io_delay();
826 pv_cpu_ops.io_delay();
830 #ifdef CONFIG_X86_LOCAL_APIC
832 * Basic functions accessing APICs.
834 static inline void apic_write(unsigned long reg, u32 v)
836 PVOP_VCALL2(pv_apic_ops.apic_write, reg, v);
839 static inline void apic_write_atomic(unsigned long reg, u32 v)
841 PVOP_VCALL2(pv_apic_ops.apic_write_atomic, reg, v);
844 static inline u32 apic_read(unsigned long reg)
846 return PVOP_CALL1(unsigned long, pv_apic_ops.apic_read, reg);
849 static inline void setup_boot_clock(void)
851 PVOP_VCALL0(pv_apic_ops.setup_boot_clock);
854 static inline void setup_secondary_clock(void)
856 PVOP_VCALL0(pv_apic_ops.setup_secondary_clock);
860 static inline void paravirt_post_allocator_init(void)
862 if (pv_init_ops.post_allocator_init)
863 (*pv_init_ops.post_allocator_init)();
866 static inline void paravirt_pagetable_setup_start(pgd_t *base)
868 (*pv_mmu_ops.pagetable_setup_start)(base);
871 static inline void paravirt_pagetable_setup_done(pgd_t *base)
873 (*pv_mmu_ops.pagetable_setup_done)(base);
877 static inline void startup_ipi_hook(int phys_apicid, unsigned long start_eip,
878 unsigned long start_esp)
880 PVOP_VCALL3(pv_apic_ops.startup_ipi_hook,
881 phys_apicid, start_eip, start_esp);
885 static inline void paravirt_activate_mm(struct mm_struct *prev,
886 struct mm_struct *next)
888 PVOP_VCALL2(pv_mmu_ops.activate_mm, prev, next);
891 static inline void arch_dup_mmap(struct mm_struct *oldmm,
892 struct mm_struct *mm)
894 PVOP_VCALL2(pv_mmu_ops.dup_mmap, oldmm, mm);
897 static inline void arch_exit_mmap(struct mm_struct *mm)
899 PVOP_VCALL1(pv_mmu_ops.exit_mmap, mm);
902 static inline void __flush_tlb(void)
904 PVOP_VCALL0(pv_mmu_ops.flush_tlb_user);
906 static inline void __flush_tlb_global(void)
908 PVOP_VCALL0(pv_mmu_ops.flush_tlb_kernel);
910 static inline void __flush_tlb_single(unsigned long addr)
912 PVOP_VCALL1(pv_mmu_ops.flush_tlb_single, addr);
915 static inline void flush_tlb_others(cpumask_t cpumask, struct mm_struct *mm,
918 PVOP_VCALL3(pv_mmu_ops.flush_tlb_others, &cpumask, mm, va);
921 static inline void paravirt_alloc_pte(struct mm_struct *mm, unsigned pfn)
923 PVOP_VCALL2(pv_mmu_ops.alloc_pte, mm, pfn);
925 static inline void paravirt_release_pte(unsigned pfn)
927 PVOP_VCALL1(pv_mmu_ops.release_pte, pfn);
930 static inline void paravirt_alloc_pmd(struct mm_struct *mm, unsigned pfn)
932 PVOP_VCALL2(pv_mmu_ops.alloc_pmd, mm, pfn);
935 static inline void paravirt_alloc_pmd_clone(unsigned pfn, unsigned clonepfn,
936 unsigned start, unsigned count)
938 PVOP_VCALL4(pv_mmu_ops.alloc_pmd_clone, pfn, clonepfn, start, count);
940 static inline void paravirt_release_pmd(unsigned pfn)
942 PVOP_VCALL1(pv_mmu_ops.release_pmd, pfn);
945 static inline void paravirt_alloc_pud(struct mm_struct *mm, unsigned pfn)
947 PVOP_VCALL2(pv_mmu_ops.alloc_pud, mm, pfn);
949 static inline void paravirt_release_pud(unsigned pfn)
951 PVOP_VCALL1(pv_mmu_ops.release_pud, pfn);
954 #ifdef CONFIG_HIGHPTE
955 static inline void *kmap_atomic_pte(struct page *page, enum km_type type)
958 ret = PVOP_CALL2(unsigned long, pv_mmu_ops.kmap_atomic_pte, page, type);
963 static inline void pte_update(struct mm_struct *mm, unsigned long addr,
966 PVOP_VCALL3(pv_mmu_ops.pte_update, mm, addr, ptep);
969 static inline void pte_update_defer(struct mm_struct *mm, unsigned long addr,
972 PVOP_VCALL3(pv_mmu_ops.pte_update_defer, mm, addr, ptep);
975 static inline pte_t __pte(pteval_t val)
979 if (sizeof(pteval_t) > sizeof(long))
980 ret = PVOP_CALL2(pteval_t,
982 val, (u64)val >> 32);
984 ret = PVOP_CALL1(pteval_t,
988 return (pte_t) { .pte = ret };
991 static inline pteval_t pte_val(pte_t pte)
995 if (sizeof(pteval_t) > sizeof(long))
996 ret = PVOP_CALL2(pteval_t, pv_mmu_ops.pte_val,
997 pte.pte, (u64)pte.pte >> 32);
999 ret = PVOP_CALL1(pteval_t, pv_mmu_ops.pte_val,
1005 static inline pteval_t pte_flags(pte_t pte)
1009 if (sizeof(pteval_t) > sizeof(long))
1010 ret = PVOP_CALL2(pteval_t, pv_mmu_ops.pte_flags,
1011 pte.pte, (u64)pte.pte >> 32);
1013 ret = PVOP_CALL1(pteval_t, pv_mmu_ops.pte_flags,
1019 static inline pgd_t __pgd(pgdval_t val)
1023 if (sizeof(pgdval_t) > sizeof(long))
1024 ret = PVOP_CALL2(pgdval_t, pv_mmu_ops.make_pgd,
1025 val, (u64)val >> 32);
1027 ret = PVOP_CALL1(pgdval_t, pv_mmu_ops.make_pgd,
1030 return (pgd_t) { ret };
1033 static inline pgdval_t pgd_val(pgd_t pgd)
1037 if (sizeof(pgdval_t) > sizeof(long))
1038 ret = PVOP_CALL2(pgdval_t, pv_mmu_ops.pgd_val,
1039 pgd.pgd, (u64)pgd.pgd >> 32);
1041 ret = PVOP_CALL1(pgdval_t, pv_mmu_ops.pgd_val,
1047 #define __HAVE_ARCH_PTEP_MODIFY_PROT_TRANSACTION
1048 static inline pte_t ptep_modify_prot_start(struct mm_struct *mm, unsigned long addr,
1053 ret = PVOP_CALL3(pteval_t, pv_mmu_ops.ptep_modify_prot_start,
1056 return (pte_t) { .pte = ret };
1059 static inline void ptep_modify_prot_commit(struct mm_struct *mm, unsigned long addr,
1060 pte_t *ptep, pte_t pte)
1062 if (sizeof(pteval_t) > sizeof(long))
1064 pv_mmu_ops.ptep_modify_prot_commit(mm, addr, ptep, pte);
1066 PVOP_VCALL4(pv_mmu_ops.ptep_modify_prot_commit,
1067 mm, addr, ptep, pte.pte);
1070 static inline void set_pte(pte_t *ptep, pte_t pte)
1072 if (sizeof(pteval_t) > sizeof(long))
1073 PVOP_VCALL3(pv_mmu_ops.set_pte, ptep,
1074 pte.pte, (u64)pte.pte >> 32);
1076 PVOP_VCALL2(pv_mmu_ops.set_pte, ptep,
1080 static inline void set_pte_at(struct mm_struct *mm, unsigned long addr,
1081 pte_t *ptep, pte_t pte)
1083 if (sizeof(pteval_t) > sizeof(long))
1085 pv_mmu_ops.set_pte_at(mm, addr, ptep, pte);
1087 PVOP_VCALL4(pv_mmu_ops.set_pte_at, mm, addr, ptep, pte.pte);
1090 static inline void set_pmd(pmd_t *pmdp, pmd_t pmd)
1092 pmdval_t val = native_pmd_val(pmd);
1094 if (sizeof(pmdval_t) > sizeof(long))
1095 PVOP_VCALL3(pv_mmu_ops.set_pmd, pmdp, val, (u64)val >> 32);
1097 PVOP_VCALL2(pv_mmu_ops.set_pmd, pmdp, val);
1100 #if PAGETABLE_LEVELS >= 3
1101 static inline pmd_t __pmd(pmdval_t val)
1105 if (sizeof(pmdval_t) > sizeof(long))
1106 ret = PVOP_CALL2(pmdval_t, pv_mmu_ops.make_pmd,
1107 val, (u64)val >> 32);
1109 ret = PVOP_CALL1(pmdval_t, pv_mmu_ops.make_pmd,
1112 return (pmd_t) { ret };
1115 static inline pmdval_t pmd_val(pmd_t pmd)
1119 if (sizeof(pmdval_t) > sizeof(long))
1120 ret = PVOP_CALL2(pmdval_t, pv_mmu_ops.pmd_val,
1121 pmd.pmd, (u64)pmd.pmd >> 32);
1123 ret = PVOP_CALL1(pmdval_t, pv_mmu_ops.pmd_val,
1129 static inline void set_pud(pud_t *pudp, pud_t pud)
1131 pudval_t val = native_pud_val(pud);
1133 if (sizeof(pudval_t) > sizeof(long))
1134 PVOP_VCALL3(pv_mmu_ops.set_pud, pudp,
1135 val, (u64)val >> 32);
1137 PVOP_VCALL2(pv_mmu_ops.set_pud, pudp,
1140 #if PAGETABLE_LEVELS == 4
1141 static inline pud_t __pud(pudval_t val)
1145 if (sizeof(pudval_t) > sizeof(long))
1146 ret = PVOP_CALL2(pudval_t, pv_mmu_ops.make_pud,
1147 val, (u64)val >> 32);
1149 ret = PVOP_CALL1(pudval_t, pv_mmu_ops.make_pud,
1152 return (pud_t) { ret };
1155 static inline pudval_t pud_val(pud_t pud)
1159 if (sizeof(pudval_t) > sizeof(long))
1160 ret = PVOP_CALL2(pudval_t, pv_mmu_ops.pud_val,
1161 pud.pud, (u64)pud.pud >> 32);
1163 ret = PVOP_CALL1(pudval_t, pv_mmu_ops.pud_val,
1169 static inline void set_pgd(pgd_t *pgdp, pgd_t pgd)
1171 pgdval_t val = native_pgd_val(pgd);
1173 if (sizeof(pgdval_t) > sizeof(long))
1174 PVOP_VCALL3(pv_mmu_ops.set_pgd, pgdp,
1175 val, (u64)val >> 32);
1177 PVOP_VCALL2(pv_mmu_ops.set_pgd, pgdp,
1181 static inline void pgd_clear(pgd_t *pgdp)
1183 set_pgd(pgdp, __pgd(0));
1186 static inline void pud_clear(pud_t *pudp)
1188 set_pud(pudp, __pud(0));
1191 #endif /* PAGETABLE_LEVELS == 4 */
1193 #endif /* PAGETABLE_LEVELS >= 3 */
1195 #ifdef CONFIG_X86_PAE
1196 /* Special-case pte-setting operations for PAE, which can't update a
1197 64-bit pte atomically */
1198 static inline void set_pte_atomic(pte_t *ptep, pte_t pte)
1200 PVOP_VCALL3(pv_mmu_ops.set_pte_atomic, ptep,
1201 pte.pte, pte.pte >> 32);
1204 static inline void set_pte_present(struct mm_struct *mm, unsigned long addr,
1205 pte_t *ptep, pte_t pte)
1208 pv_mmu_ops.set_pte_present(mm, addr, ptep, pte);
1211 static inline void pte_clear(struct mm_struct *mm, unsigned long addr,
1214 PVOP_VCALL3(pv_mmu_ops.pte_clear, mm, addr, ptep);
1217 static inline void pmd_clear(pmd_t *pmdp)
1219 PVOP_VCALL1(pv_mmu_ops.pmd_clear, pmdp);
1221 #else /* !CONFIG_X86_PAE */
1222 static inline void set_pte_atomic(pte_t *ptep, pte_t pte)
1227 static inline void set_pte_present(struct mm_struct *mm, unsigned long addr,
1228 pte_t *ptep, pte_t pte)
1233 static inline void pte_clear(struct mm_struct *mm, unsigned long addr,
1236 set_pte_at(mm, addr, ptep, __pte(0));
1239 static inline void pmd_clear(pmd_t *pmdp)
1241 set_pmd(pmdp, __pmd(0));
1243 #endif /* CONFIG_X86_PAE */
1245 /* Lazy mode for batching updates / context switch */
1246 enum paravirt_lazy_mode {
1252 enum paravirt_lazy_mode paravirt_get_lazy_mode(void);
1253 void paravirt_enter_lazy_cpu(void);
1254 void paravirt_leave_lazy_cpu(void);
1255 void paravirt_enter_lazy_mmu(void);
1256 void paravirt_leave_lazy_mmu(void);
1257 void paravirt_leave_lazy(enum paravirt_lazy_mode mode);
1259 #define __HAVE_ARCH_ENTER_LAZY_CPU_MODE
1260 static inline void arch_enter_lazy_cpu_mode(void)
1262 PVOP_VCALL0(pv_cpu_ops.lazy_mode.enter);
1265 static inline void arch_leave_lazy_cpu_mode(void)
1267 PVOP_VCALL0(pv_cpu_ops.lazy_mode.leave);
1270 static inline void arch_flush_lazy_cpu_mode(void)
1272 if (unlikely(paravirt_get_lazy_mode() == PARAVIRT_LAZY_CPU)) {
1273 arch_leave_lazy_cpu_mode();
1274 arch_enter_lazy_cpu_mode();
1279 #define __HAVE_ARCH_ENTER_LAZY_MMU_MODE
1280 static inline void arch_enter_lazy_mmu_mode(void)
1282 PVOP_VCALL0(pv_mmu_ops.lazy_mode.enter);
1285 static inline void arch_leave_lazy_mmu_mode(void)
1287 PVOP_VCALL0(pv_mmu_ops.lazy_mode.leave);
1290 static inline void arch_flush_lazy_mmu_mode(void)
1292 if (unlikely(paravirt_get_lazy_mode() == PARAVIRT_LAZY_MMU)) {
1293 arch_leave_lazy_mmu_mode();
1294 arch_enter_lazy_mmu_mode();
1298 void _paravirt_nop(void);
1299 #define paravirt_nop ((void *)_paravirt_nop)
1301 /* These all sit in the .parainstructions section to tell us what to patch. */
1302 struct paravirt_patch_site {
1303 u8 *instr; /* original instructions */
1304 u8 instrtype; /* type of this instruction */
1305 u8 len; /* length of original instruction */
1306 u16 clobbers; /* what registers you may clobber */
1309 extern struct paravirt_patch_site __parainstructions[],
1310 __parainstructions_end[];
1312 #ifdef CONFIG_X86_32
1313 #define PV_SAVE_REGS "pushl %%ecx; pushl %%edx;"
1314 #define PV_RESTORE_REGS "popl %%edx; popl %%ecx"
1315 #define PV_FLAGS_ARG "0"
1316 #define PV_EXTRA_CLOBBERS
1317 #define PV_VEXTRA_CLOBBERS
1319 /* We save some registers, but all of them, that's too much. We clobber all
1320 * caller saved registers but the argument parameter */
1321 #define PV_SAVE_REGS "pushq %%rdi;"
1322 #define PV_RESTORE_REGS "popq %%rdi;"
1323 #define PV_EXTRA_CLOBBERS EXTRA_CLOBBERS, "rcx" , "rdx"
1324 #define PV_VEXTRA_CLOBBERS EXTRA_CLOBBERS, "rdi", "rcx" , "rdx"
1325 #define PV_FLAGS_ARG "D"
1328 static inline unsigned long __raw_local_save_flags(void)
1332 asm volatile(paravirt_alt(PV_SAVE_REGS
1336 : paravirt_type(pv_irq_ops.save_fl),
1337 paravirt_clobber(CLBR_EAX)
1338 : "memory", "cc" PV_VEXTRA_CLOBBERS);
1342 static inline void raw_local_irq_restore(unsigned long f)
1344 asm volatile(paravirt_alt(PV_SAVE_REGS
1349 paravirt_type(pv_irq_ops.restore_fl),
1350 paravirt_clobber(CLBR_EAX)
1351 : "memory", "cc" PV_EXTRA_CLOBBERS);
1354 static inline void raw_local_irq_disable(void)
1356 asm volatile(paravirt_alt(PV_SAVE_REGS
1360 : paravirt_type(pv_irq_ops.irq_disable),
1361 paravirt_clobber(CLBR_EAX)
1362 : "memory", "eax", "cc" PV_EXTRA_CLOBBERS);
1365 static inline void raw_local_irq_enable(void)
1367 asm volatile(paravirt_alt(PV_SAVE_REGS
1371 : paravirt_type(pv_irq_ops.irq_enable),
1372 paravirt_clobber(CLBR_EAX)
1373 : "memory", "eax", "cc" PV_EXTRA_CLOBBERS);
1376 static inline unsigned long __raw_local_irq_save(void)
1380 f = __raw_local_save_flags();
1381 raw_local_irq_disable();
1385 /* Make sure as little as possible of this mess escapes. */
1386 #undef PARAVIRT_CALL
1400 #else /* __ASSEMBLY__ */
1402 #define _PVSITE(ptype, clobbers, ops, word, algn) \
1406 .pushsection .parainstructions,"a"; \
1415 #ifdef CONFIG_X86_64
1416 #define PV_SAVE_REGS pushq %rax; pushq %rdi; pushq %rcx; pushq %rdx
1417 #define PV_RESTORE_REGS popq %rdx; popq %rcx; popq %rdi; popq %rax
1418 #define PARA_PATCH(struct, off) ((PARAVIRT_PATCH_##struct + (off)) / 8)
1419 #define PARA_SITE(ptype, clobbers, ops) _PVSITE(ptype, clobbers, ops, .quad, 8)
1421 #define PV_SAVE_REGS pushl %eax; pushl %edi; pushl %ecx; pushl %edx
1422 #define PV_RESTORE_REGS popl %edx; popl %ecx; popl %edi; popl %eax
1423 #define PARA_PATCH(struct, off) ((PARAVIRT_PATCH_##struct + (off)) / 4)
1424 #define PARA_SITE(ptype, clobbers, ops) _PVSITE(ptype, clobbers, ops, .long, 4)
1427 #define INTERRUPT_RETURN \
1428 PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_iret), CLBR_NONE, \
1429 jmp *%cs:pv_cpu_ops+PV_CPU_iret)
1431 #define DISABLE_INTERRUPTS(clobbers) \
1432 PARA_SITE(PARA_PATCH(pv_irq_ops, PV_IRQ_irq_disable), clobbers, \
1434 call *%cs:pv_irq_ops+PV_IRQ_irq_disable; \
1437 #define ENABLE_INTERRUPTS(clobbers) \
1438 PARA_SITE(PARA_PATCH(pv_irq_ops, PV_IRQ_irq_enable), clobbers, \
1440 call *%cs:pv_irq_ops+PV_IRQ_irq_enable; \
1443 #define ENABLE_INTERRUPTS_SYSCALL_RET \
1444 PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_irq_enable_syscall_ret),\
1446 jmp *%cs:pv_cpu_ops+PV_CPU_irq_enable_syscall_ret)
1449 #ifdef CONFIG_X86_32
1450 #define GET_CR0_INTO_EAX \
1451 push %ecx; push %edx; \
1452 call *pv_cpu_ops+PV_CPU_read_cr0; \
1456 PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_swapgs), CLBR_NONE, \
1458 call *pv_cpu_ops+PV_CPU_swapgs; \
1462 #define GET_CR2_INTO_RCX \
1463 call *pv_mmu_ops+PV_MMU_read_cr2; \
1469 #endif /* __ASSEMBLY__ */
1470 #endif /* CONFIG_PARAVIRT */
1471 #endif /* __ASM_PARAVIRT_H */