1 #ifndef __ASM_ARM_SYSTEM_H
2 #define __ASM_ARM_SYSTEM_H
6 #include <asm/memory.h>
8 #define CPU_ARCH_UNKNOWN 0
9 #define CPU_ARCH_ARMv3 1
10 #define CPU_ARCH_ARMv4 2
11 #define CPU_ARCH_ARMv4T 3
12 #define CPU_ARCH_ARMv5 4
13 #define CPU_ARCH_ARMv5T 5
14 #define CPU_ARCH_ARMv5TE 6
15 #define CPU_ARCH_ARMv5TEJ 7
16 #define CPU_ARCH_ARMv6 8
17 #define CPU_ARCH_ARMv7 9
20 * CR1 bits (CP#15 CR1)
22 #define CR_M (1 << 0) /* MMU enable */
23 #define CR_A (1 << 1) /* Alignment abort enable */
24 #define CR_C (1 << 2) /* Dcache enable */
25 #define CR_W (1 << 3) /* Write buffer enable */
26 #define CR_P (1 << 4) /* 32-bit exception handler */
27 #define CR_D (1 << 5) /* 32-bit data address range */
28 #define CR_L (1 << 6) /* Implementation defined */
29 #define CR_B (1 << 7) /* Big endian */
30 #define CR_S (1 << 8) /* System MMU protection */
31 #define CR_R (1 << 9) /* ROM MMU protection */
32 #define CR_F (1 << 10) /* Implementation defined */
33 #define CR_Z (1 << 11) /* Implementation defined */
34 #define CR_I (1 << 12) /* Icache enable */
35 #define CR_V (1 << 13) /* Vectors relocated to 0xffff0000 */
36 #define CR_RR (1 << 14) /* Round Robin cache replacement */
37 #define CR_L4 (1 << 15) /* LDR pc can set T bit */
38 #define CR_DT (1 << 16)
39 #define CR_IT (1 << 18)
40 #define CR_ST (1 << 19)
41 #define CR_FI (1 << 21) /* Fast interrupt (lower latency mode) */
42 #define CR_U (1 << 22) /* Unaligned access operation */
43 #define CR_XP (1 << 23) /* Extended page tables */
44 #define CR_VE (1 << 24) /* Vectored interrupts */
47 #define CPUID_CACHETYPE 1
49 #define CPUID_TLBTYPE 3
51 #ifdef CONFIG_CPU_CP15
52 #define read_cpuid(reg) \
55 asm("mrc p15, 0, %0, c0, c0, " __stringify(reg) \
62 #define read_cpuid(reg) (processor_id)
66 * This is used to ensure the compiler did actually allocate the register we
67 * asked it for some inline assembly sequences. Apparently we can't trust
68 * the compiler from one version to another so a bit of paranoia won't hurt.
69 * This string is meant to be concatenated with the inline asm string and
70 * will cause compilation to stop on mismatch.
71 * (for details, see gcc PR 15089)
73 #define __asmeq(x, y) ".ifnc " x "," y " ; .err ; .endif\n\t"
77 #include <linux/linkage.h>
78 #include <linux/irqflags.h>
80 #define __exception __attribute__((section(".exception.text")))
85 /* information about the system we're running on */
86 extern unsigned int system_rev;
87 extern unsigned int system_serial_low;
88 extern unsigned int system_serial_high;
89 extern unsigned int mem_fclk_21285;
93 void die(const char *msg, struct pt_regs *regs, int err)
94 __attribute__((noreturn));
97 void notify_die(const char *str, struct pt_regs *regs, struct siginfo *info,
98 unsigned long err, unsigned long trap);
100 void hook_fault_code(int nr, int (*fn)(unsigned long, unsigned int,
102 int sig, const char *name);
104 #define xchg(ptr,x) \
105 ((__typeof__(*(ptr)))__xchg((unsigned long)(x),(ptr),sizeof(*(ptr))))
107 #define tas(ptr) (xchg((ptr),1))
109 extern asmlinkage void __backtrace(void);
110 extern asmlinkage void c_backtrace(unsigned long fp, int pmode);
113 extern void show_pte(struct mm_struct *mm, unsigned long addr);
114 extern void __show_regs(struct pt_regs *);
116 extern int cpu_architecture(void);
117 extern void cpu_init(void);
119 void arm_machine_restart(char mode);
120 extern void (*arm_pm_restart)(char str);
123 * Intel's XScale3 core supports some v6 features (supersections, L2)
124 * but advertises itself as v5 as it does not support the v6 ISA. For
125 * this reason, we need a way to explicitly test for this type of CPU.
127 #ifndef CONFIG_CPU_XSC3
128 #define cpu_is_xsc3() 0
130 static inline int cpu_is_xsc3(void)
132 extern unsigned int processor_id;
134 if ((processor_id & 0xffffe000) == 0x69056000)
141 #if !defined(CONFIG_CPU_XSCALE) && !defined(CONFIG_CPU_XSC3)
142 #define cpu_is_xscale() 0
144 #define cpu_is_xscale() 1
147 #define UDBG_UNDEFINED (1 << 0)
148 #define UDBG_SYSCALL (1 << 1)
149 #define UDBG_BADABORT (1 << 2)
150 #define UDBG_SEGV (1 << 3)
151 #define UDBG_BUS (1 << 4)
153 extern unsigned int user_debug;
155 #if __LINUX_ARM_ARCH__ >= 4
156 #define vectors_high() (cr_alignment & CR_V)
158 #define vectors_high() (0)
161 #if defined(CONFIG_CPU_XSC3) || __LINUX_ARM_ARCH__ >= 6
162 #define isb() __asm__ __volatile__ ("mcr p15, 0, %0, c7, c5, 4" \
163 : : "r" (0) : "memory")
164 #define dsb() __asm__ __volatile__ ("mcr p15, 0, %0, c7, c10, 4" \
165 : : "r" (0) : "memory")
166 #define dmb() __asm__ __volatile__ ("mcr p15, 0, %0, c7, c10, 5" \
167 : : "r" (0) : "memory")
169 #define isb() __asm__ __volatile__ ("" : : : "memory")
170 #define dsb() __asm__ __volatile__ ("mcr p15, 0, %0, c7, c10, 4" \
171 : : "r" (0) : "memory")
172 #define dmb() __asm__ __volatile__ ("" : : : "memory")
176 #define mb() do { if (arch_is_coherent()) dmb(); else barrier(); } while (0)
177 #define rmb() do { if (arch_is_coherent()) dmb(); else barrier(); } while (0)
178 #define wmb() do { if (arch_is_coherent()) dmb(); else barrier(); } while (0)
179 #define smp_mb() barrier()
180 #define smp_rmb() barrier()
181 #define smp_wmb() barrier()
186 #define smp_mb() dmb()
187 #define smp_rmb() dmb()
188 #define smp_wmb() dmb()
190 #define read_barrier_depends() do { } while(0)
191 #define smp_read_barrier_depends() do { } while(0)
193 #define set_mb(var, value) do { var = value; smp_mb(); } while (0)
194 #define nop() __asm__ __volatile__("mov\tr0,r0\t@ nop\n\t");
196 extern unsigned long cr_no_alignment; /* defined in entry-armv.S */
197 extern unsigned long cr_alignment; /* defined in entry-armv.S */
199 static inline unsigned int get_cr(void)
202 asm("mrc p15, 0, %0, c1, c0, 0 @ get CR" : "=r" (val) : : "cc");
206 static inline void set_cr(unsigned int val)
208 asm volatile("mcr p15, 0, %0, c1, c0, 0 @ set CR"
209 : : "r" (val) : "cc");
214 extern void adjust_cr(unsigned long mask, unsigned long set);
217 #define CPACC_FULL(n) (3 << (n * 2))
218 #define CPACC_SVC(n) (1 << (n * 2))
219 #define CPACC_DISABLE(n) (0 << (n * 2))
221 static inline unsigned int get_copro_access(void)
224 asm("mrc p15, 0, %0, c1, c0, 2 @ get copro access"
225 : "=r" (val) : : "cc");
229 static inline void set_copro_access(unsigned int val)
231 asm volatile("mcr p15, 0, %0, c1, c0, 2 @ set copro access"
232 : : "r" (val) : "cc");
237 * switch_mm() may do a full cache flush over the context switch,
238 * so enable interrupts over the context switch to avoid high
241 #define __ARCH_WANT_INTERRUPTS_ON_CTXSW
244 * switch_to(prev, next) should switch from task `prev' to `next'
245 * `prev' will never be the same as `next'. schedule() itself
246 * contains the memory barrier to tell GCC not to cache `current'.
248 extern struct task_struct *__switch_to(struct task_struct *, struct thread_info *, struct thread_info *);
250 #define switch_to(prev,next,last) \
252 last = __switch_to(prev,task_thread_info(prev), task_thread_info(next)); \
256 * On SMP systems, when the scheduler does migration-cost autodetection,
257 * it needs a way to flush as much of the CPU's caches as possible.
259 * TODO: fill this in!
261 static inline void sched_cacheflush(void)
265 #if defined(CONFIG_CPU_SA1100) || defined(CONFIG_CPU_SA110)
267 * On the StrongARM, "swp" is terminally broken since it bypasses the
268 * cache totally. This means that the cache becomes inconsistent, and,
269 * since we use normal loads/stores as well, this is really bad.
270 * Typically, this causes oopsen in filp_close, but could have other,
271 * more disasterous effects. There are two work-arounds:
272 * 1. Disable interrupts and emulate the atomic swap
273 * 2. Clean the cache, perform atomic swap, flush the cache
275 * We choose (1) since its the "easiest" to achieve here and is not
276 * dependent on the processor type.
278 * NOTE that this solution won't work on an SMP system, so explcitly
284 static inline unsigned long __xchg(unsigned long x, volatile void *ptr, int size)
286 extern void __bad_xchg(volatile void *, int);
291 #if __LINUX_ARM_ARCH__ >= 6
296 #if __LINUX_ARM_ARCH__ >= 6
298 asm volatile("@ __xchg1\n"
299 "1: ldrexb %0, [%3]\n"
300 " strexb %1, %2, [%3]\n"
303 : "=&r" (ret), "=&r" (tmp)
308 asm volatile("@ __xchg4\n"
309 "1: ldrex %0, [%3]\n"
310 " strex %1, %2, [%3]\n"
313 : "=&r" (ret), "=&r" (tmp)
317 #elif defined(swp_is_buggy)
319 #error SMP is not supported on this platform
322 raw_local_irq_save(flags);
323 ret = *(volatile unsigned char *)ptr;
324 *(volatile unsigned char *)ptr = x;
325 raw_local_irq_restore(flags);
329 raw_local_irq_save(flags);
330 ret = *(volatile unsigned long *)ptr;
331 *(volatile unsigned long *)ptr = x;
332 raw_local_irq_restore(flags);
336 asm volatile("@ __xchg1\n"
343 asm volatile("@ __xchg4\n"
351 __bad_xchg(ptr, size), ret = 0;
358 extern void disable_hlt(void);
359 extern void enable_hlt(void);
361 #endif /* __ASSEMBLY__ */
363 #define arch_align_stack(x) (x)
365 #endif /* __KERNEL__ */