3 * Low-level SCSI driver for NCR53c406a chip.
4 * Copyright (C) 1994, 1995, 1996 Normunds Saumanis (normunds@fi.ibm.com)
6 * LILO command line usage: ncr53c406a=<PORTBASE>[,<IRQ>[,<FASTPIO>]]
7 * Specify IRQ = 0 for non-interrupt driven mode.
8 * FASTPIO = 1 for fast pio mode, 0 for slow mode.
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License as published by the
12 * Free Software Foundation; either version 2, or (at your option) any
15 * This program is distributed in the hope that it will be useful, but
16 * WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
18 * General Public License for more details.
22 #define NCR53C406A_DEBUG 0
23 #define VERBOSE_NCR53C406A_DEBUG 0
25 /* Set this to 1 for PIO mode (recommended) or to 0 for DMA mode */
29 /* #define BIOS_ADDR 0xD8000 *//* define this if autoprobe fails */
30 /* #define PORT_BASE 0x330 *//* define this if autoprobe fails */
31 /* #define IRQ_LEV 0 *//* define this if autoprobe fails */
32 #define DMA_CHAN 5 /* this is ignored if DMA is disabled */
34 /* Set this to 0 if you encounter kernel lockups while transferring
36 #define USE_FAST_PIO 1
38 /* ============= End of user configurable parameters ============= */
40 #include <linux/module.h>
42 #include <linux/errno.h>
43 #include <linux/ioport.h>
44 #include <linux/interrupt.h>
45 #include <linux/proc_fs.h>
46 #include <linux/stat.h>
47 #include <linux/init.h>
48 #include <linux/bitops.h>
53 #include <linux/blkdev.h>
54 #include <linux/spinlock.h>
56 #include <scsi/scsi_host.h>
58 /* ============================================================= */
60 #define WATCHDOG 5000000
62 #define SYNC_MODE 0 /* Synchronous transfer mode */
65 #undef NCR53C406A_DEBUG
66 #define NCR53C406A_DEBUG 1
75 /* Default configuration */
76 #define C1_IMG 0x07 /* ID=7 */
77 #define C2_IMG 0x48 /* FE SCSI2 */
79 #define C3_IMG 0x21 /* CDB TE */
81 #define C3_IMG 0x20 /* CDB */
83 #define C4_IMG 0x04 /* ANE */
84 #define C5_IMG 0xb6 /* AA PI SIE POL */
86 #define REG0 (outb(C4_IMG, CONFIG4))
87 #define REG1 (outb(C5_IMG, CONFIG5))
95 #if VERBOSE_NCR53C406A_DEBUG
101 #define LOAD_DMA_COUNT(count) \
102 outb(count & 0xff, TC_LSB); \
103 outb((count >> 8) & 0xff, TC_MSB); \
104 outb((count >> 16) & 0xff, TC_HIGH);
109 #define SCSI_NOP 0x00
110 #define FLUSH_FIFO 0x01
111 #define CHIP_RESET 0x02
112 #define SCSI_RESET 0x03
113 #define RESELECT 0x40
114 #define SELECT_NO_ATN 0x41
115 #define SELECT_ATN 0x42
116 #define SELECT_ATN_STOP 0x43
117 #define ENABLE_SEL 0x44
118 #define DISABLE_SEL 0x45
119 #define SELECT_ATN3 0x46
120 #define RESELECT3 0x47
121 #define TRANSFER_INFO 0x10
122 #define INIT_CMD_COMPLETE 0x11
123 #define MSG_ACCEPT 0x12
124 #define TRANSFER_PAD 0x18
126 #define RESET_ATN 0x1b
127 #define SEND_MSG 0x20
128 #define SEND_STATUS 0x21
129 #define SEND_DATA 0x22
130 #define DISCONN_SEQ 0x23
131 #define TERMINATE_SEQ 0x24
132 #define TARG_CMD_COMPLETE 0x25
134 #define RECV_MSG 0x28
135 #define RECV_CMD 0x29
136 #define RECV_DATA 0x2a
137 #define RECV_CMD_SEQ 0x2b
138 #define TARGET_ABORT_DMA 0x04
140 /*----------------------------------------------------------------*/
141 /* the following will set the monitor border color (useful to find
142 where something crashed or gets stuck at */
153 #define rtrc(i) {inb(0x3da);outb(0x31,0x3c0);outb((i),0x3c0);}
157 /*----------------------------------------------------------------*/
169 /* Static function prototypes */
170 static void NCR53c406a_intr(void *);
171 static irqreturn_t do_NCR53c406a_intr(int, void *);
172 static void chip_init(void);
173 static void calc_port_addr(void);
175 static int irq_probe(void);
178 /* ================================================================= */
181 static void *bios_base;
185 static int port_base = PORT_BASE;
187 static int port_base;
191 static int irq_level = IRQ_LEV;
193 static int irq_level = -1; /* 0 is 'no irq', so use -1 for 'uninitialized' */
201 static int fast_pio = USE_FAST_PIO;
204 static Scsi_Cmnd *current_SC;
205 static char info_msg[256];
207 /* ================================================================= */
209 /* possible BIOS locations */
211 static void *addresses[] = {
215 #define ADDRESS_COUNT ARRAY_SIZE(addresses)
216 #endif /* USE_BIOS */
218 /* possible i/o port addresses */
219 static unsigned short ports[] = { 0x230, 0x330, 0x280, 0x290, 0x330, 0x340, 0x300, 0x310, 0x348, 0x350 };
220 #define PORT_COUNT ARRAY_SIZE(ports)
223 /* possible interrupt channels */
224 static unsigned short intrs[] = { 10, 11, 12, 15 };
225 #define INTR_COUNT ARRAY_SIZE(intrs)
228 /* signatures for NCR 53c406a based controllers */
234 } signatures[] __initdata = {
236 /* 123456789012345678901234567890123456789012345678901234567890 */
238 "Copyright (C) Acculogic, Inc.\r\n2.8M Diskette Extension Bios ver 4.04.03 03/01/1993", 61, 82},};
240 #define SIGNATURE_COUNT ARRAY_SIZE(signatures)
241 #endif /* USE_BIOS */
243 /* ============================================================ */
245 /* Control Register Set 0 */
246 static int TC_LSB; /* transfer counter lsb */
247 static int TC_MSB; /* transfer counter msb */
248 static int SCSI_FIFO; /* scsi fifo register */
249 static int CMD_REG; /* command register */
250 static int STAT_REG; /* status register */
251 static int DEST_ID; /* selection/reselection bus id */
252 static int INT_REG; /* interrupt status register */
253 static int SRTIMOUT; /* select/reselect timeout reg */
254 static int SEQ_REG; /* sequence step register */
255 static int SYNCPRD; /* synchronous transfer period */
256 static int FIFO_FLAGS; /* indicates # of bytes in fifo */
257 static int SYNCOFF; /* synchronous offset register */
258 static int CONFIG1; /* configuration register */
259 static int CLKCONV; /* clock conversion reg */
260 /*static int TESTREG;*//* test mode register */
261 static int CONFIG2; /* Configuration 2 Register */
262 static int CONFIG3; /* Configuration 3 Register */
263 static int CONFIG4; /* Configuration 4 Register */
264 static int TC_HIGH; /* Transfer Counter High */
265 /*static int FIFO_BOTTOM;*//* Reserve FIFO byte register */
267 /* Control Register Set 1 */
268 /*static int JUMPER_SENSE;*//* Jumper sense port reg (r/w) */
269 /*static int SRAM_PTR;*//* SRAM address pointer reg (r/w) */
270 /*static int SRAM_DATA;*//* SRAM data register (r/w) */
271 static int PIO_FIFO; /* PIO FIFO registers (r/w) */
272 /*static int PIO_FIFO1;*//* */
273 /*static int PIO_FIFO2;*//* */
274 /*static int PIO_FIFO3;*//* */
275 static int PIO_STATUS; /* PIO status (r/w) */
276 /*static int ATA_CMD;*//* ATA command/status reg (r/w) */
277 /*static int ATA_ERR;*//* ATA features/error register (r/w) */
278 static int PIO_FLAG; /* PIO flag interrupt enable (r/w) */
279 static int CONFIG5; /* Configuration 5 register (r/w) */
280 /*static int SIGNATURE;*//* Signature Register (r) */
281 /*static int CONFIG6;*//* Configuration 6 register (r) */
283 /* ============================================================== */
286 static __inline__ int NCR53c406a_dma_setup(unsigned char *ptr, unsigned int count, unsigned char mode)
289 unsigned long flags = 0;
291 VDEB(printk("dma: before count=%d ", count));
295 limit = 65536 - (((unsigned) ptr) & 0xFFFF);
297 if (count > (65536 << 1))
298 count = (65536 << 1);
299 limit = (65536 << 1) - (((unsigned) ptr) & 0x1FFFF);
305 VDEB(printk("after count=%d\n", count));
306 if ((count & 1) || (((unsigned) ptr) & 1))
307 panic("NCR53c406a: attempted unaligned DMA transfer\n");
309 flags = claim_dma_lock();
310 disable_dma(dma_chan);
311 clear_dma_ff(dma_chan);
312 set_dma_addr(dma_chan, (long) ptr);
313 set_dma_count(dma_chan, count);
314 set_dma_mode(dma_chan, mode);
315 enable_dma(dma_chan);
316 release_dma_lock(flags);
321 static __inline__ int NCR53c406a_dma_write(unsigned char *src, unsigned int count)
323 return NCR53c406a_dma_setup(src, count, DMA_MODE_WRITE);
326 static __inline__ int NCR53c406a_dma_read(unsigned char *src, unsigned int count)
328 return NCR53c406a_dma_setup(src, count, DMA_MODE_READ);
331 static __inline__ int NCR53c406a_dma_residual(void)
336 flags = claim_dma_lock();
337 clear_dma_ff(dma_chan);
338 tmp = get_dma_residue(dma_chan);
339 release_dma_lock(flags);
346 static __inline__ int NCR53c406a_pio_read(unsigned char *request, unsigned int reqlen)
349 int len; /* current scsi fifo size */
354 /* VDEB(printk("pio_status=%x\n", i)); */
377 if ((i & 0x40) && len == 0) { /* fifo empty and interrupt occurred */
385 if (fast_pio && len > 3) {
386 insl(PIO_FIFO, request, len >> 2);
387 request += len & 0xfc;
388 reqlen -= len & 0xfc;
391 *request++ = inb(PIO_FIFO);
400 static __inline__ int NCR53c406a_pio_write(unsigned char *request, unsigned int reqlen)
403 int len; /* current scsi fifo size */
406 while (reqlen && !(i & 0x40)) {
408 /* VDEB(printk("pio_status=%x\n", i)); */
409 if (i & 0x80) /* error */
435 if (fast_pio && len > 3) {
436 outsl(PIO_FIFO, request, len >> 2);
437 request += len & 0xfc;
438 reqlen -= len & 0xfc;
441 outb(*request++, PIO_FIFO);
451 static int __init NCR53c406a_detect(struct scsi_host_template * tpnt)
454 struct Scsi_Host *shpnt = NULL;
462 /* look for a valid signature */
463 for (ii = 0; ii < ADDRESS_COUNT && !bios_base; ii++)
464 for (jj = 0; (jj < SIGNATURE_COUNT) && !bios_base; jj++)
465 if (!memcmp((void *) addresses[ii] + signatures[jj].sig_offset, (void *) signatures[jj].signature, (int) signatures[jj].sig_length))
466 bios_base = addresses[ii];
469 printk("NCR53c406a: BIOS signature not found\n");
473 DEB(printk("NCR53c406a BIOS found at 0x%x\n", (unsigned int) bios_base);
475 #endif /* USE_BIOS */
478 if (!request_region(port_base, 0x10, "NCR53c406a")) /* ports already snatched */
481 #else /* autodetect */
482 if (port_base) { /* LILO override */
483 if (!request_region(port_base, 0x10, "NCR53c406a"))
486 for (i = 0; i < PORT_COUNT && !port_base; i++) {
487 if (!request_region(ports[i], 0x10, "NCR53c406a")) {
488 DEB(printk("NCR53c406a: port 0x%x in use\n", ports[i]));
490 VDEB(printk("NCR53c406a: port 0x%x available\n", ports[i]));
491 outb(C5_IMG, ports[i] + 0x0d); /* reg set 1 */
492 if ((inb(ports[i] + 0x0e) ^ inb(ports[i] + 0x0e)) == 7 && (inb(ports[i] + 0x0e) ^ inb(ports[i] + 0x0e)) == 7 && (inb(ports[i] + 0x0e) & 0xf8) == 0x58) {
493 port_base = ports[i];
494 VDEB(printk("NCR53c406a: Sig register valid\n"));
495 VDEB(printk("port_base=0x%x\n", port_base));
498 release_region(ports[i], 0x10);
502 #endif /* PORT_BASE */
504 if (!port_base) { /* no ports found */
505 printk("NCR53c406a: no available ports found\n");
509 DEB(printk("NCR53c406a detected\n"));
515 if (irq_level < 0) { /* LILO override if >= 0 */
516 irq_level = irq_probe();
517 if (irq_level < 0) { /* Trouble */
518 printk("NCR53c406a: IRQ problem, irq_level=%d, giving up\n", irq_level);
524 DEB(printk("NCR53c406a: using port_base 0x%x\n", port_base));
527 tpnt->proc_name = "NCR53c406a";
529 shpnt = scsi_register(tpnt, 0);
531 printk("NCR53c406a: Unable to register host, giving up.\n");
536 if (request_irq(irq_level, do_NCR53c406a_intr, 0, "NCR53c406a", shpnt)) {
537 printk("NCR53c406a: unable to allocate IRQ %d\n", irq_level);
541 DEB(printk("NCR53c406a: allocated IRQ %d\n", irq_level));
542 } else if (irq_level == 0) {
544 DEB(printk("NCR53c406a: No interrupts detected\n"));
545 printk("NCR53c406a driver no longer supports polling interface\n");
546 printk("Please email linux-scsi@vger.kernel.org\n");
549 printk("NCR53c406a: No interrupts found and DMA mode defined. Giving up.\n");
553 DEB(printk("NCR53c406a: Shouldn't get here!\n"));
559 if (request_dma(dma_chan, "NCR53c406a") != 0) {
560 printk("NCR53c406a: unable to allocate DMA channel %d\n", dma_chan);
564 DEB(printk("Allocated DMA channel %d\n", dma_chan));
567 shpnt->irq = irq_level;
568 shpnt->io_port = port_base;
569 shpnt->n_io_port = 0x10;
571 shpnt->dma = dma_chan;
575 sprintf(info_msg, "NCR53c406a at 0x%x, IRQ %d, DMA channel %d.", port_base, irq_level, dma_chan);
577 sprintf(info_msg, "NCR53c406a at 0x%x, IRQ %d, %s PIO mode.", port_base, irq_level, fast_pio ? "fast" : "slow");
585 free_irq(irq_level, shpnt);
588 scsi_unregister(shpnt);
590 release_region(port_base, 0x10);
594 static int NCR53c406a_release(struct Scsi_Host *shost)
597 free_irq(shost->irq, NULL);
599 if (shost->dma_channel != 0xff)
600 free_dma(shost->dma_channel);
602 if (shost->io_port && shost->n_io_port)
603 release_region(shost->io_port, shost->n_io_port);
605 scsi_unregister(shost);
610 /* called from init/main.c */
611 static int __init NCR53c406a_setup(char *str)
613 static size_t setup_idx = 0;
617 DEB(printk("NCR53c406a: Setup called\n");
620 if (setup_idx >= PORT_COUNT - 1) {
621 printk("NCR53c406a: Setup called too many times. Bad LILO params?\n");
624 get_options(str, 4, ints);
625 if (ints[0] < 1 || ints[0] > 3) {
626 printk("NCR53c406a: Malformed command line\n");
627 printk("NCR53c406a: Usage: ncr53c406a=<PORTBASE>[,<IRQ>[,<FASTPIO>]]\n");
630 for (i = 0; i < PORT_COUNT && !port_base; i++)
631 if (ports[i] == ints[1]) {
633 DEB(printk("NCR53c406a: Specified port_base 0x%x\n", port_base);
637 printk("NCR53c406a: Invalid PORTBASE 0x%x specified\n", ints[1]);
644 DEB(printk("NCR53c406a: Specified irq %d\n", irq_level);
647 for (i = 0; i < INTR_COUNT && irq_level < 0; i++)
648 if (intrs[i] == ints[2]) {
650 DEB(printk("NCR53c406a: Specified irq %d\n", port_base);
654 printk("NCR53c406a: Invalid IRQ %d specified\n", ints[2]);
660 DEB(printk("NCR53c406a: port_base=0x%x, irq=%d, fast_pio=%d\n", port_base, irq_level, fast_pio);)
664 __setup("ncr53c406a=", NCR53c406a_setup);
668 static const char *NCR53c406a_info(struct Scsi_Host *SChost)
670 DEB(printk("NCR53c406a_info called\n"));
675 static void wait_intr(void)
677 unsigned long i = jiffies + WATCHDOG;
679 while (time_after(i, jiffies) && !(inb(STAT_REG) & 0xe0)) { /* wait for a pseudo-interrupt */
684 if (time_before_eq(i, jiffies)) { /* Timed out */
686 current_SC->result = DID_TIME_OUT << 16;
687 current_SC->SCp.phase = idle;
688 current_SC->scsi_done(current_SC);
692 NCR53c406a_intr(NULL);
696 static int NCR53c406a_queue(Scsi_Cmnd * SCpnt, void (*done) (Scsi_Cmnd *))
700 VDEB(printk("NCR53c406a_queue called\n"));
701 DEB(printk("cmd=%02x, cmd_len=%02x, target=%02x, lun=%02x, bufflen=%d\n", SCpnt->cmnd[0], SCpnt->cmd_len, SCpnt->target, SCpnt->lun, scsi_bufflen(SCpnt)));
704 VDEB(for (i = 0; i < SCpnt->cmd_len; i++)
705 printk("cmd[%d]=%02x ", i, SCpnt->cmnd[i]));
710 current_SC->scsi_done = done;
711 current_SC->SCp.phase = command_ph;
712 current_SC->SCp.Status = 0;
713 current_SC->SCp.Message = 0;
715 /* We are locked here already by the mid layer */
717 outb(scmd_id(SCpnt), DEST_ID); /* set destination */
718 outb(FLUSH_FIFO, CMD_REG); /* reset the fifos */
720 for (i = 0; i < SCpnt->cmd_len; i++) {
721 outb(SCpnt->cmnd[i], SCSI_FIFO);
723 outb(SELECT_NO_ATN, CMD_REG);
729 static int NCR53c406a_host_reset(Scsi_Cmnd * SCpnt)
731 DEB(printk("NCR53c406a_reset called\n"));
733 spin_lock_irq(SCpnt->device->host->host_lock);
735 outb(C4_IMG, CONFIG4); /* Select reg set 0 */
736 outb(CHIP_RESET, CMD_REG);
737 outb(SCSI_NOP, CMD_REG); /* required after reset */
738 outb(SCSI_RESET, CMD_REG);
743 spin_unlock_irq(SCpnt->device->host->host_lock);
748 static int NCR53c406a_biosparm(struct scsi_device *disk,
749 struct block_device *dev,
750 sector_t capacity, int *info_array)
754 DEB(printk("NCR53c406a_biosparm called\n"));
757 info_array[0] = 64; /* heads */
758 info_array[1] = 32; /* sectors */
759 info_array[2] = size >> 11; /* cylinders */
760 if (info_array[2] > 1024) { /* big disk */
763 info_array[2] = size / (255 * 63);
768 static irqreturn_t do_NCR53c406a_intr(int unused, void *dev_id)
771 struct Scsi_Host *dev = dev_id;
773 spin_lock_irqsave(dev->host_lock, flags);
774 NCR53c406a_intr(dev_id);
775 spin_unlock_irqrestore(dev->host_lock, flags);
779 static void NCR53c406a_intr(void *dev_id)
781 DEB(unsigned char fifo_size;
783 DEB(unsigned char seq_reg;
785 unsigned char status, int_reg;
787 unsigned char pio_status;
788 struct scatterlist *sg;
792 VDEB(printk("NCR53c406a_intr called\n"));
796 pio_status = inb(PIO_STATUS);
799 status = inb(STAT_REG);
800 DEB(seq_reg = inb(SEQ_REG));
801 int_reg = inb(INT_REG);
802 DEB(fifo_size = inb(FIFO_FLAGS) & 0x1f);
805 printk("status=%02x, seq_reg=%02x, int_reg=%02x, fifo_size=%02x", status, seq_reg, int_reg, fifo_size);
809 printk(", pio=%02x\n", pio_status);
811 #endif /* NCR53C406A_DEBUG */
813 if (int_reg & 0x80) { /* SCSI reset intr */
815 DEB(printk("NCR53c406a: reset intr received\n"));
816 current_SC->SCp.phase = idle;
817 current_SC->result = DID_RESET << 16;
818 current_SC->scsi_done(current_SC);
822 if (pio_status & 0x80) {
823 printk("NCR53C406A: Warning: PIO error!\n");
824 current_SC->SCp.phase = idle;
825 current_SC->result = DID_ERROR << 16;
826 current_SC->scsi_done(current_SC);
831 if (status & 0x20) { /* Parity error */
832 printk("NCR53c406a: Warning: parity error!\n");
833 current_SC->SCp.phase = idle;
834 current_SC->result = DID_PARITY << 16;
835 current_SC->scsi_done(current_SC);
839 if (status & 0x40) { /* Gross error */
840 printk("NCR53c406a: Warning: gross error!\n");
841 current_SC->SCp.phase = idle;
842 current_SC->result = DID_ERROR << 16;
843 current_SC->scsi_done(current_SC);
847 if (int_reg & 0x20) { /* Disconnect */
848 DEB(printk("NCR53c406a: disconnect intr received\n"));
849 if (current_SC->SCp.phase != message_in) { /* Unexpected disconnect */
850 current_SC->result = DID_NO_CONNECT << 16;
851 } else { /* Command complete, return status and message */
852 current_SC->result = (current_SC->SCp.Status & 0xff)
853 | ((current_SC->SCp.Message & 0xff) << 8) | (DID_OK << 16);
857 current_SC->SCp.phase = idle;
858 current_SC->scsi_done(current_SC);
862 switch (status & 0x07) { /* scsi phase */
863 case 0x00: /* DATA-OUT */
864 if (int_reg & 0x10) { /* Target requesting info transfer */
866 current_SC->SCp.phase = data_out;
867 VDEB(printk("NCR53c406a: Data-Out phase\n"));
868 outb(FLUSH_FIFO, CMD_REG);
869 LOAD_DMA_COUNT(scsi_bufflen(current_SC)); /* Max transfer size */
870 #if USE_DMA /* No s/g support for DMA */
871 NCR53c406a_dma_write(scsi_sglist(current_SC),
872 scsdi_bufflen(current_SC));
875 outb(TRANSFER_INFO | DMA_OP, CMD_REG);
877 scsi_for_each_sg(current_SC, sg, scsi_sg_count(current_SC), i) {
878 NCR53c406a_pio_write(sg_virt(sg), sg->length);
885 case 0x01: /* DATA-IN */
886 if (int_reg & 0x10) { /* Target requesting info transfer */
888 current_SC->SCp.phase = data_in;
889 VDEB(printk("NCR53c406a: Data-In phase\n"));
890 outb(FLUSH_FIFO, CMD_REG);
891 LOAD_DMA_COUNT(scsi_bufflen(current_SC)); /* Max transfer size */
892 #if USE_DMA /* No s/g support for DMA */
893 NCR53c406a_dma_read(scsi_sglist(current_SC),
894 scsdi_bufflen(current_SC));
896 outb(TRANSFER_INFO | DMA_OP, CMD_REG);
898 scsi_for_each_sg(current_SC, sg, scsi_sg_count(current_SC), i) {
899 NCR53c406a_pio_read(sg_virt(sg), sg->length);
906 case 0x02: /* COMMAND */
907 current_SC->SCp.phase = command_ph;
908 printk("NCR53c406a: Warning: Unknown interrupt occurred in command phase!\n");
911 case 0x03: /* STATUS */
913 current_SC->SCp.phase = status_ph;
914 VDEB(printk("NCR53c406a: Status phase\n"));
915 outb(FLUSH_FIFO, CMD_REG);
916 outb(INIT_CMD_COMPLETE, CMD_REG);
919 case 0x04: /* Reserved */
920 case 0x05: /* Reserved */
921 printk("NCR53c406a: WARNING: Reserved phase!!!\n");
924 case 0x06: /* MESSAGE-OUT */
925 DEB(printk("NCR53c406a: Message-Out phase\n"));
926 current_SC->SCp.phase = message_out;
927 outb(SET_ATN, CMD_REG); /* Reject the message */
928 outb(MSG_ACCEPT, CMD_REG);
931 case 0x07: /* MESSAGE-IN */
933 VDEB(printk("NCR53c406a: Message-In phase\n"));
934 current_SC->SCp.phase = message_in;
936 current_SC->SCp.Status = inb(SCSI_FIFO);
937 current_SC->SCp.Message = inb(SCSI_FIFO);
939 VDEB(printk("SCSI FIFO size=%d\n", inb(FIFO_FLAGS) & 0x1f));
940 DEB(printk("Status = %02x Message = %02x\n", current_SC->SCp.Status, current_SC->SCp.Message));
942 if (current_SC->SCp.Message == SAVE_POINTERS || current_SC->SCp.Message == DISCONNECT) {
943 outb(SET_ATN, CMD_REG); /* Reject message */
944 DEB(printk("Discarding SAVE_POINTERS message\n"));
946 outb(MSG_ACCEPT, CMD_REG);
952 static int irq_probe(void)
957 inb(INT_REG); /* clear the interrupt register */
958 irqs = probe_irq_on();
960 /* Invalid command will cause an interrupt */
964 /* Wait for the interrupt to occur */
965 i = jiffies + WATCHDOG;
966 while (time_after(i, jiffies) && !(inb(STAT_REG) & 0x80))
968 if (time_before_eq(i, jiffies)) { /* Timed out, must be hardware trouble */
973 irq = probe_irq_off(irqs);
976 outb(CHIP_RESET, CMD_REG);
977 outb(SCSI_NOP, CMD_REG);
984 static void chip_init(void)
988 outb(0x00, PIO_STATUS);
990 outb(0x01, PIO_STATUS);
992 outb(0x00, PIO_FLAG);
994 outb(C4_IMG, CONFIG4); /* REG0; */
995 outb(C3_IMG, CONFIG3);
996 outb(C2_IMG, CONFIG2);
997 outb(C1_IMG, CONFIG1);
999 outb(0x05, CLKCONV); /* clock conversion factor */
1000 outb(0x9C, SRTIMOUT); /* Selection timeout */
1001 outb(0x05, SYNCPRD); /* Synchronous transfer period */
1002 outb(SYNC_MODE, SYNCOFF); /* synchronous mode */
1005 static void __init calc_port_addr(void)
1007 /* Control Register Set 0 */
1008 TC_LSB = (port_base + 0x00);
1009 TC_MSB = (port_base + 0x01);
1010 SCSI_FIFO = (port_base + 0x02);
1011 CMD_REG = (port_base + 0x03);
1012 STAT_REG = (port_base + 0x04);
1013 DEST_ID = (port_base + 0x04);
1014 INT_REG = (port_base + 0x05);
1015 SRTIMOUT = (port_base + 0x05);
1016 SEQ_REG = (port_base + 0x06);
1017 SYNCPRD = (port_base + 0x06);
1018 FIFO_FLAGS = (port_base + 0x07);
1019 SYNCOFF = (port_base + 0x07);
1020 CONFIG1 = (port_base + 0x08);
1021 CLKCONV = (port_base + 0x09);
1022 /* TESTREG = (port_base+0x0A); */
1023 CONFIG2 = (port_base + 0x0B);
1024 CONFIG3 = (port_base + 0x0C);
1025 CONFIG4 = (port_base + 0x0D);
1026 TC_HIGH = (port_base + 0x0E);
1027 /* FIFO_BOTTOM = (port_base+0x0F); */
1029 /* Control Register Set 1 */
1030 /* JUMPER_SENSE = (port_base+0x00); */
1031 /* SRAM_PTR = (port_base+0x01); */
1032 /* SRAM_DATA = (port_base+0x02); */
1033 PIO_FIFO = (port_base + 0x04);
1034 /* PIO_FIFO1 = (port_base+0x05); */
1035 /* PIO_FIFO2 = (port_base+0x06); */
1036 /* PIO_FIFO3 = (port_base+0x07); */
1037 PIO_STATUS = (port_base + 0x08);
1038 /* ATA_CMD = (port_base+0x09); */
1039 /* ATA_ERR = (port_base+0x0A); */
1040 PIO_FLAG = (port_base + 0x0B);
1041 CONFIG5 = (port_base + 0x0D);
1042 /* SIGNATURE = (port_base+0x0E); */
1043 /* CONFIG6 = (port_base+0x0F); */
1046 MODULE_LICENSE("GPL");
1048 /* NOTE: scatter-gather support only works in PIO mode.
1049 * Use SG_NONE if DMA mode is enabled!
1052 static struct scsi_host_template driver_template =
1054 .proc_name = "NCR53c406a" /* proc_name */,
1055 .name = "NCR53c406a" /* name */,
1056 .detect = NCR53c406a_detect /* detect */,
1057 .release = NCR53c406a_release,
1058 .info = NCR53c406a_info /* info */,
1059 .queuecommand = NCR53c406a_queue /* queuecommand */,
1060 .eh_host_reset_handler = NCR53c406a_host_reset /* reset */,
1061 .bios_param = NCR53c406a_biosparm /* biosparm */,
1062 .can_queue = 1 /* can_queue */,
1063 .this_id = 7 /* SCSI ID of the chip */,
1064 .sg_tablesize = 32 /*SG_ALL*/ /*SG_NONE*/,
1065 .cmd_per_lun = 1 /* commands per lun */,
1066 .unchecked_isa_dma = 1 /* unchecked_isa_dma */,
1067 .use_clustering = ENABLE_CLUSTERING,
1068 .use_sg_chaining = ENABLE_SG_CHAINING,
1071 #include "scsi_module.c"
1074 * Overrides for Emacs so that we get a uniform tabbing style.
1075 * Emacs will notice this stuff at the end of the file and automatically
1076 * adjust the settings for this buffer only. This must remain at the end
1078 * ---------------------------------------------------------------------------
1081 * c-brace-imaginary-offset: 0
1082 * c-brace-offset: -4
1083 * c-argdecl-indent: 4
1084 * c-label-offset: -4
1085 * c-continued-statement-offset: 4
1086 * c-continued-brace-offset: 0
1087 * indent-tabs-mode: nil