]> err.no Git - linux-2.6/blob - drivers/net/wireless/rt2x00/rt61pci.c
rt2x00: Filter ACK_CTS based on FIF_CONTROL
[linux-2.6] / drivers / net / wireless / rt2x00 / rt61pci.c
1 /*
2         Copyright (C) 2004 - 2008 rt2x00 SourceForge Project
3         <http://rt2x00.serialmonkey.com>
4
5         This program is free software; you can redistribute it and/or modify
6         it under the terms of the GNU General Public License as published by
7         the Free Software Foundation; either version 2 of the License, or
8         (at your option) any later version.
9
10         This program is distributed in the hope that it will be useful,
11         but WITHOUT ANY WARRANTY; without even the implied warranty of
12         MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13         GNU General Public License for more details.
14
15         You should have received a copy of the GNU General Public License
16         along with this program; if not, write to the
17         Free Software Foundation, Inc.,
18         59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19  */
20
21 /*
22         Module: rt61pci
23         Abstract: rt61pci device specific routines.
24         Supported chipsets: RT2561, RT2561s, RT2661.
25  */
26
27 #include <linux/delay.h>
28 #include <linux/etherdevice.h>
29 #include <linux/init.h>
30 #include <linux/kernel.h>
31 #include <linux/module.h>
32 #include <linux/pci.h>
33 #include <linux/eeprom_93cx6.h>
34
35 #include "rt2x00.h"
36 #include "rt2x00pci.h"
37 #include "rt61pci.h"
38
39 /*
40  * Register access.
41  * BBP and RF register require indirect register access,
42  * and use the CSR registers PHY_CSR3 and PHY_CSR4 to achieve this.
43  * These indirect registers work with busy bits,
44  * and we will try maximal REGISTER_BUSY_COUNT times to access
45  * the register while taking a REGISTER_BUSY_DELAY us delay
46  * between each attampt. When the busy bit is still set at that time,
47  * the access attempt is considered to have failed,
48  * and we will print an error.
49  */
50 static u32 rt61pci_bbp_check(struct rt2x00_dev *rt2x00dev)
51 {
52         u32 reg;
53         unsigned int i;
54
55         for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
56                 rt2x00pci_register_read(rt2x00dev, PHY_CSR3, &reg);
57                 if (!rt2x00_get_field32(reg, PHY_CSR3_BUSY))
58                         break;
59                 udelay(REGISTER_BUSY_DELAY);
60         }
61
62         return reg;
63 }
64
65 static void rt61pci_bbp_write(struct rt2x00_dev *rt2x00dev,
66                               const unsigned int word, const u8 value)
67 {
68         u32 reg;
69
70         /*
71          * Wait until the BBP becomes ready.
72          */
73         reg = rt61pci_bbp_check(rt2x00dev);
74         if (rt2x00_get_field32(reg, PHY_CSR3_BUSY)) {
75                 ERROR(rt2x00dev, "PHY_CSR3 register busy. Write failed.\n");
76                 return;
77         }
78
79         /*
80          * Write the data into the BBP.
81          */
82         reg = 0;
83         rt2x00_set_field32(&reg, PHY_CSR3_VALUE, value);
84         rt2x00_set_field32(&reg, PHY_CSR3_REGNUM, word);
85         rt2x00_set_field32(&reg, PHY_CSR3_BUSY, 1);
86         rt2x00_set_field32(&reg, PHY_CSR3_READ_CONTROL, 0);
87
88         rt2x00pci_register_write(rt2x00dev, PHY_CSR3, reg);
89 }
90
91 static void rt61pci_bbp_read(struct rt2x00_dev *rt2x00dev,
92                              const unsigned int word, u8 *value)
93 {
94         u32 reg;
95
96         /*
97          * Wait until the BBP becomes ready.
98          */
99         reg = rt61pci_bbp_check(rt2x00dev);
100         if (rt2x00_get_field32(reg, PHY_CSR3_BUSY)) {
101                 ERROR(rt2x00dev, "PHY_CSR3 register busy. Read failed.\n");
102                 return;
103         }
104
105         /*
106          * Write the request into the BBP.
107          */
108         reg = 0;
109         rt2x00_set_field32(&reg, PHY_CSR3_REGNUM, word);
110         rt2x00_set_field32(&reg, PHY_CSR3_BUSY, 1);
111         rt2x00_set_field32(&reg, PHY_CSR3_READ_CONTROL, 1);
112
113         rt2x00pci_register_write(rt2x00dev, PHY_CSR3, reg);
114
115         /*
116          * Wait until the BBP becomes ready.
117          */
118         reg = rt61pci_bbp_check(rt2x00dev);
119         if (rt2x00_get_field32(reg, PHY_CSR3_BUSY)) {
120                 ERROR(rt2x00dev, "PHY_CSR3 register busy. Read failed.\n");
121                 *value = 0xff;
122                 return;
123         }
124
125         *value = rt2x00_get_field32(reg, PHY_CSR3_VALUE);
126 }
127
128 static void rt61pci_rf_write(struct rt2x00_dev *rt2x00dev,
129                              const unsigned int word, const u32 value)
130 {
131         u32 reg;
132         unsigned int i;
133
134         if (!word)
135                 return;
136
137         for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
138                 rt2x00pci_register_read(rt2x00dev, PHY_CSR4, &reg);
139                 if (!rt2x00_get_field32(reg, PHY_CSR4_BUSY))
140                         goto rf_write;
141                 udelay(REGISTER_BUSY_DELAY);
142         }
143
144         ERROR(rt2x00dev, "PHY_CSR4 register busy. Write failed.\n");
145         return;
146
147 rf_write:
148         reg = 0;
149         rt2x00_set_field32(&reg, PHY_CSR4_VALUE, value);
150         rt2x00_set_field32(&reg, PHY_CSR4_NUMBER_OF_BITS, 21);
151         rt2x00_set_field32(&reg, PHY_CSR4_IF_SELECT, 0);
152         rt2x00_set_field32(&reg, PHY_CSR4_BUSY, 1);
153
154         rt2x00pci_register_write(rt2x00dev, PHY_CSR4, reg);
155         rt2x00_rf_write(rt2x00dev, word, value);
156 }
157
158 #ifdef CONFIG_RT61PCI_LEDS
159 /*
160  * This function is only called from rt61pci_led_brightness()
161  * make gcc happy by placing this function inside the
162  * same ifdef statement as the caller.
163  */
164 static void rt61pci_mcu_request(struct rt2x00_dev *rt2x00dev,
165                                 const u8 command, const u8 token,
166                                 const u8 arg0, const u8 arg1)
167 {
168         u32 reg;
169
170         rt2x00pci_register_read(rt2x00dev, H2M_MAILBOX_CSR, &reg);
171
172         if (rt2x00_get_field32(reg, H2M_MAILBOX_CSR_OWNER)) {
173                 ERROR(rt2x00dev, "mcu request error. "
174                       "Request 0x%02x failed for token 0x%02x.\n",
175                       command, token);
176                 return;
177         }
178
179         rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
180         rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
181         rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
182         rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
183         rt2x00pci_register_write(rt2x00dev, H2M_MAILBOX_CSR, reg);
184
185         rt2x00pci_register_read(rt2x00dev, HOST_CMD_CSR, &reg);
186         rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
187         rt2x00_set_field32(&reg, HOST_CMD_CSR_INTERRUPT_MCU, 1);
188         rt2x00pci_register_write(rt2x00dev, HOST_CMD_CSR, reg);
189 }
190 #endif /* CONFIG_RT61PCI_LEDS */
191
192 static void rt61pci_eepromregister_read(struct eeprom_93cx6 *eeprom)
193 {
194         struct rt2x00_dev *rt2x00dev = eeprom->data;
195         u32 reg;
196
197         rt2x00pci_register_read(rt2x00dev, E2PROM_CSR, &reg);
198
199         eeprom->reg_data_in = !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_IN);
200         eeprom->reg_data_out = !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_OUT);
201         eeprom->reg_data_clock =
202             !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_CLOCK);
203         eeprom->reg_chip_select =
204             !!rt2x00_get_field32(reg, E2PROM_CSR_CHIP_SELECT);
205 }
206
207 static void rt61pci_eepromregister_write(struct eeprom_93cx6 *eeprom)
208 {
209         struct rt2x00_dev *rt2x00dev = eeprom->data;
210         u32 reg = 0;
211
212         rt2x00_set_field32(&reg, E2PROM_CSR_DATA_IN, !!eeprom->reg_data_in);
213         rt2x00_set_field32(&reg, E2PROM_CSR_DATA_OUT, !!eeprom->reg_data_out);
214         rt2x00_set_field32(&reg, E2PROM_CSR_DATA_CLOCK,
215                            !!eeprom->reg_data_clock);
216         rt2x00_set_field32(&reg, E2PROM_CSR_CHIP_SELECT,
217                            !!eeprom->reg_chip_select);
218
219         rt2x00pci_register_write(rt2x00dev, E2PROM_CSR, reg);
220 }
221
222 #ifdef CONFIG_RT2X00_LIB_DEBUGFS
223 #define CSR_OFFSET(__word)      ( CSR_REG_BASE + ((__word) * sizeof(u32)) )
224
225 static void rt61pci_read_csr(struct rt2x00_dev *rt2x00dev,
226                              const unsigned int word, u32 *data)
227 {
228         rt2x00pci_register_read(rt2x00dev, CSR_OFFSET(word), data);
229 }
230
231 static void rt61pci_write_csr(struct rt2x00_dev *rt2x00dev,
232                               const unsigned int word, u32 data)
233 {
234         rt2x00pci_register_write(rt2x00dev, CSR_OFFSET(word), data);
235 }
236
237 static const struct rt2x00debug rt61pci_rt2x00debug = {
238         .owner  = THIS_MODULE,
239         .csr    = {
240                 .read           = rt61pci_read_csr,
241                 .write          = rt61pci_write_csr,
242                 .word_size      = sizeof(u32),
243                 .word_count     = CSR_REG_SIZE / sizeof(u32),
244         },
245         .eeprom = {
246                 .read           = rt2x00_eeprom_read,
247                 .write          = rt2x00_eeprom_write,
248                 .word_size      = sizeof(u16),
249                 .word_count     = EEPROM_SIZE / sizeof(u16),
250         },
251         .bbp    = {
252                 .read           = rt61pci_bbp_read,
253                 .write          = rt61pci_bbp_write,
254                 .word_size      = sizeof(u8),
255                 .word_count     = BBP_SIZE / sizeof(u8),
256         },
257         .rf     = {
258                 .read           = rt2x00_rf_read,
259                 .write          = rt61pci_rf_write,
260                 .word_size      = sizeof(u32),
261                 .word_count     = RF_SIZE / sizeof(u32),
262         },
263 };
264 #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
265
266 #ifdef CONFIG_RT61PCI_RFKILL
267 static int rt61pci_rfkill_poll(struct rt2x00_dev *rt2x00dev)
268 {
269         u32 reg;
270
271         rt2x00pci_register_read(rt2x00dev, MAC_CSR13, &reg);
272         return rt2x00_get_field32(reg, MAC_CSR13_BIT5);
273 }
274 #else
275 #define rt61pci_rfkill_poll     NULL
276 #endif /* CONFIG_RT61PCI_RFKILL */
277
278 #ifdef CONFIG_RT61PCI_LEDS
279 static void rt61pci_led_brightness(struct led_classdev *led_cdev,
280                                    enum led_brightness brightness)
281 {
282         struct rt2x00_led *led =
283             container_of(led_cdev, struct rt2x00_led, led_dev);
284         unsigned int enabled = brightness != LED_OFF;
285         unsigned int a_mode =
286             (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_5GHZ);
287         unsigned int bg_mode =
288             (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
289
290         if (led->type == LED_TYPE_RADIO) {
291                 rt2x00_set_field16(&led->rt2x00dev->led_mcu_reg,
292                                    MCU_LEDCS_RADIO_STATUS, enabled);
293
294                 rt61pci_mcu_request(led->rt2x00dev, MCU_LED, 0xff,
295                                     (led->rt2x00dev->led_mcu_reg & 0xff),
296                                     ((led->rt2x00dev->led_mcu_reg >> 8)));
297         } else if (led->type == LED_TYPE_ASSOC) {
298                 rt2x00_set_field16(&led->rt2x00dev->led_mcu_reg,
299                                    MCU_LEDCS_LINK_BG_STATUS, bg_mode);
300                 rt2x00_set_field16(&led->rt2x00dev->led_mcu_reg,
301                                    MCU_LEDCS_LINK_A_STATUS, a_mode);
302
303                 rt61pci_mcu_request(led->rt2x00dev, MCU_LED, 0xff,
304                                     (led->rt2x00dev->led_mcu_reg & 0xff),
305                                     ((led->rt2x00dev->led_mcu_reg >> 8)));
306         } else if (led->type == LED_TYPE_QUALITY) {
307                 /*
308                  * The brightness is divided into 6 levels (0 - 5),
309                  * this means we need to convert the brightness
310                  * argument into the matching level within that range.
311                  */
312                 rt61pci_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
313                                     brightness / (LED_FULL / 6), 0);
314         }
315 }
316 #else
317 #define rt61pci_led_brightness  NULL
318 #endif /* CONFIG_RT61PCI_LEDS */
319
320 /*
321  * Configuration handlers.
322  */
323 static void rt61pci_config_intf(struct rt2x00_dev *rt2x00dev,
324                                 struct rt2x00_intf *intf,
325                                 struct rt2x00intf_conf *conf,
326                                 const unsigned int flags)
327 {
328         unsigned int beacon_base;
329         u32 reg;
330
331         if (flags & CONFIG_UPDATE_TYPE) {
332                 /*
333                  * Clear current synchronisation setup.
334                  * For the Beacon base registers we only need to clear
335                  * the first byte since that byte contains the VALID and OWNER
336                  * bits which (when set to 0) will invalidate the entire beacon.
337                  */
338                 beacon_base = HW_BEACON_OFFSET(intf->beacon->entry_idx);
339                 rt2x00pci_register_write(rt2x00dev, TXRX_CSR9, 0);
340                 rt2x00pci_register_write(rt2x00dev, beacon_base, 0);
341
342                 /*
343                  * Enable synchronisation.
344                  */
345                 rt2x00pci_register_read(rt2x00dev, TXRX_CSR9, &reg);
346                 rt2x00_set_field32(&reg, TXRX_CSR9_TSF_TICKING, 1);
347                 rt2x00_set_field32(&reg, TXRX_CSR9_TBTT_ENABLE,
348                                   (conf->sync == TSF_SYNC_BEACON));
349                 rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 0);
350                 rt2x00_set_field32(&reg, TXRX_CSR9_TSF_SYNC, conf->sync);
351                 rt2x00pci_register_write(rt2x00dev, TXRX_CSR9, reg);
352         }
353
354         if (flags & CONFIG_UPDATE_MAC) {
355                 reg = le32_to_cpu(conf->mac[1]);
356                 rt2x00_set_field32(&reg, MAC_CSR3_UNICAST_TO_ME_MASK, 0xff);
357                 conf->mac[1] = cpu_to_le32(reg);
358
359                 rt2x00pci_register_multiwrite(rt2x00dev, MAC_CSR2,
360                                               conf->mac, sizeof(conf->mac));
361         }
362
363         if (flags & CONFIG_UPDATE_BSSID) {
364                 reg = le32_to_cpu(conf->bssid[1]);
365                 rt2x00_set_field32(&reg, MAC_CSR5_BSS_ID_MASK, 3);
366                 conf->bssid[1] = cpu_to_le32(reg);
367
368                 rt2x00pci_register_multiwrite(rt2x00dev, MAC_CSR4,
369                                               conf->bssid, sizeof(conf->bssid));
370         }
371 }
372
373 static int rt61pci_config_preamble(struct rt2x00_dev *rt2x00dev,
374                                    const int short_preamble,
375                                    const int ack_timeout,
376                                    const int ack_consume_time)
377 {
378         u32 reg;
379
380         rt2x00pci_register_read(rt2x00dev, TXRX_CSR0, &reg);
381         rt2x00_set_field32(&reg, TXRX_CSR0_RX_ACK_TIMEOUT, ack_timeout);
382         rt2x00pci_register_write(rt2x00dev, TXRX_CSR0, reg);
383
384         rt2x00pci_register_read(rt2x00dev, TXRX_CSR4, &reg);
385         rt2x00_set_field32(&reg, TXRX_CSR4_AUTORESPOND_PREAMBLE,
386                            !!short_preamble);
387         rt2x00pci_register_write(rt2x00dev, TXRX_CSR4, reg);
388
389         return 0;
390 }
391
392 static void rt61pci_config_phymode(struct rt2x00_dev *rt2x00dev,
393                                    const int basic_rate_mask)
394 {
395         rt2x00pci_register_write(rt2x00dev, TXRX_CSR5, basic_rate_mask);
396 }
397
398 static void rt61pci_config_channel(struct rt2x00_dev *rt2x00dev,
399                                    struct rf_channel *rf, const int txpower)
400 {
401         u8 r3;
402         u8 r94;
403         u8 smart;
404
405         rt2x00_set_field32(&rf->rf3, RF3_TXPOWER, TXPOWER_TO_DEV(txpower));
406         rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
407
408         smart = !(rt2x00_rf(&rt2x00dev->chip, RF5225) ||
409                   rt2x00_rf(&rt2x00dev->chip, RF2527));
410
411         rt61pci_bbp_read(rt2x00dev, 3, &r3);
412         rt2x00_set_field8(&r3, BBP_R3_SMART_MODE, smart);
413         rt61pci_bbp_write(rt2x00dev, 3, r3);
414
415         r94 = 6;
416         if (txpower > MAX_TXPOWER && txpower <= (MAX_TXPOWER + r94))
417                 r94 += txpower - MAX_TXPOWER;
418         else if (txpower < MIN_TXPOWER && txpower >= (MIN_TXPOWER - r94))
419                 r94 += txpower;
420         rt61pci_bbp_write(rt2x00dev, 94, r94);
421
422         rt61pci_rf_write(rt2x00dev, 1, rf->rf1);
423         rt61pci_rf_write(rt2x00dev, 2, rf->rf2);
424         rt61pci_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
425         rt61pci_rf_write(rt2x00dev, 4, rf->rf4);
426
427         udelay(200);
428
429         rt61pci_rf_write(rt2x00dev, 1, rf->rf1);
430         rt61pci_rf_write(rt2x00dev, 2, rf->rf2);
431         rt61pci_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
432         rt61pci_rf_write(rt2x00dev, 4, rf->rf4);
433
434         udelay(200);
435
436         rt61pci_rf_write(rt2x00dev, 1, rf->rf1);
437         rt61pci_rf_write(rt2x00dev, 2, rf->rf2);
438         rt61pci_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
439         rt61pci_rf_write(rt2x00dev, 4, rf->rf4);
440
441         msleep(1);
442 }
443
444 static void rt61pci_config_txpower(struct rt2x00_dev *rt2x00dev,
445                                    const int txpower)
446 {
447         struct rf_channel rf;
448
449         rt2x00_rf_read(rt2x00dev, 1, &rf.rf1);
450         rt2x00_rf_read(rt2x00dev, 2, &rf.rf2);
451         rt2x00_rf_read(rt2x00dev, 3, &rf.rf3);
452         rt2x00_rf_read(rt2x00dev, 4, &rf.rf4);
453
454         rt61pci_config_channel(rt2x00dev, &rf, txpower);
455 }
456
457 static void rt61pci_config_antenna_5x(struct rt2x00_dev *rt2x00dev,
458                                       struct antenna_setup *ant)
459 {
460         u8 r3;
461         u8 r4;
462         u8 r77;
463
464         rt61pci_bbp_read(rt2x00dev, 3, &r3);
465         rt61pci_bbp_read(rt2x00dev, 4, &r4);
466         rt61pci_bbp_read(rt2x00dev, 77, &r77);
467
468         rt2x00_set_field8(&r3, BBP_R3_SMART_MODE,
469                           rt2x00_rf(&rt2x00dev->chip, RF5325));
470
471         /*
472          * Configure the RX antenna.
473          */
474         switch (ant->rx) {
475         case ANTENNA_HW_DIVERSITY:
476                 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 2);
477                 rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END,
478                                   (rt2x00dev->curr_band != IEEE80211_BAND_5GHZ));
479                 break;
480         case ANTENNA_A:
481                 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
482                 rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END, 0);
483                 if (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ)
484                         rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 0);
485                 else
486                         rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 3);
487                 break;
488         case ANTENNA_SW_DIVERSITY:
489                 /*
490                  * NOTE: We should never come here because rt2x00lib is
491                  * supposed to catch this and send us the correct antenna
492                  * explicitely. However we are nog going to bug about this.
493                  * Instead, just default to antenna B.
494                  */
495         case ANTENNA_B:
496                 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
497                 rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END, 0);
498                 if (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ)
499                         rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 3);
500                 else
501                         rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 0);
502                 break;
503         }
504
505         rt61pci_bbp_write(rt2x00dev, 77, r77);
506         rt61pci_bbp_write(rt2x00dev, 3, r3);
507         rt61pci_bbp_write(rt2x00dev, 4, r4);
508 }
509
510 static void rt61pci_config_antenna_2x(struct rt2x00_dev *rt2x00dev,
511                                       struct antenna_setup *ant)
512 {
513         u8 r3;
514         u8 r4;
515         u8 r77;
516
517         rt61pci_bbp_read(rt2x00dev, 3, &r3);
518         rt61pci_bbp_read(rt2x00dev, 4, &r4);
519         rt61pci_bbp_read(rt2x00dev, 77, &r77);
520
521         rt2x00_set_field8(&r3, BBP_R3_SMART_MODE,
522                           rt2x00_rf(&rt2x00dev->chip, RF2529));
523         rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END,
524                           !test_bit(CONFIG_FRAME_TYPE, &rt2x00dev->flags));
525
526         /*
527          * Configure the RX antenna.
528          */
529         switch (ant->rx) {
530         case ANTENNA_HW_DIVERSITY:
531                 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 2);
532                 break;
533         case ANTENNA_A:
534                 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
535                 rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 3);
536                 break;
537         case ANTENNA_SW_DIVERSITY:
538                 /*
539                  * NOTE: We should never come here because rt2x00lib is
540                  * supposed to catch this and send us the correct antenna
541                  * explicitely. However we are nog going to bug about this.
542                  * Instead, just default to antenna B.
543                  */
544         case ANTENNA_B:
545                 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
546                 rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 0);
547                 break;
548         }
549
550         rt61pci_bbp_write(rt2x00dev, 77, r77);
551         rt61pci_bbp_write(rt2x00dev, 3, r3);
552         rt61pci_bbp_write(rt2x00dev, 4, r4);
553 }
554
555 static void rt61pci_config_antenna_2529_rx(struct rt2x00_dev *rt2x00dev,
556                                            const int p1, const int p2)
557 {
558         u32 reg;
559
560         rt2x00pci_register_read(rt2x00dev, MAC_CSR13, &reg);
561
562         rt2x00_set_field32(&reg, MAC_CSR13_BIT4, p1);
563         rt2x00_set_field32(&reg, MAC_CSR13_BIT12, 0);
564
565         rt2x00_set_field32(&reg, MAC_CSR13_BIT3, !p2);
566         rt2x00_set_field32(&reg, MAC_CSR13_BIT11, 0);
567
568         rt2x00pci_register_write(rt2x00dev, MAC_CSR13, reg);
569 }
570
571 static void rt61pci_config_antenna_2529(struct rt2x00_dev *rt2x00dev,
572                                         struct antenna_setup *ant)
573 {
574         u8 r3;
575         u8 r4;
576         u8 r77;
577
578         rt61pci_bbp_read(rt2x00dev, 3, &r3);
579         rt61pci_bbp_read(rt2x00dev, 4, &r4);
580         rt61pci_bbp_read(rt2x00dev, 77, &r77);
581
582         /* FIXME: Antenna selection for the rf 2529 is very confusing in the
583          * legacy driver. The code below should be ok for non-diversity setups.
584          */
585
586         /*
587          * Configure the RX antenna.
588          */
589         switch (ant->rx) {
590         case ANTENNA_A:
591                 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
592                 rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 0);
593                 rt61pci_config_antenna_2529_rx(rt2x00dev, 0, 0);
594                 break;
595         case ANTENNA_SW_DIVERSITY:
596         case ANTENNA_HW_DIVERSITY:
597                 /*
598                  * NOTE: We should never come here because rt2x00lib is
599                  * supposed to catch this and send us the correct antenna
600                  * explicitely. However we are nog going to bug about this.
601                  * Instead, just default to antenna B.
602                  */
603         case ANTENNA_B:
604                 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
605                 rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 3);
606                 rt61pci_config_antenna_2529_rx(rt2x00dev, 1, 1);
607                 break;
608         }
609
610         rt61pci_bbp_write(rt2x00dev, 77, r77);
611         rt61pci_bbp_write(rt2x00dev, 3, r3);
612         rt61pci_bbp_write(rt2x00dev, 4, r4);
613 }
614
615 struct antenna_sel {
616         u8 word;
617         /*
618          * value[0] -> non-LNA
619          * value[1] -> LNA
620          */
621         u8 value[2];
622 };
623
624 static const struct antenna_sel antenna_sel_a[] = {
625         { 96,  { 0x58, 0x78 } },
626         { 104, { 0x38, 0x48 } },
627         { 75,  { 0xfe, 0x80 } },
628         { 86,  { 0xfe, 0x80 } },
629         { 88,  { 0xfe, 0x80 } },
630         { 35,  { 0x60, 0x60 } },
631         { 97,  { 0x58, 0x58 } },
632         { 98,  { 0x58, 0x58 } },
633 };
634
635 static const struct antenna_sel antenna_sel_bg[] = {
636         { 96,  { 0x48, 0x68 } },
637         { 104, { 0x2c, 0x3c } },
638         { 75,  { 0xfe, 0x80 } },
639         { 86,  { 0xfe, 0x80 } },
640         { 88,  { 0xfe, 0x80 } },
641         { 35,  { 0x50, 0x50 } },
642         { 97,  { 0x48, 0x48 } },
643         { 98,  { 0x48, 0x48 } },
644 };
645
646 static void rt61pci_config_antenna(struct rt2x00_dev *rt2x00dev,
647                                    struct antenna_setup *ant)
648 {
649         const struct antenna_sel *sel;
650         unsigned int lna;
651         unsigned int i;
652         u32 reg;
653
654         if (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ) {
655                 sel = antenna_sel_a;
656                 lna = test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
657         } else {
658                 sel = antenna_sel_bg;
659                 lna = test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
660         }
661
662         for (i = 0; i < ARRAY_SIZE(antenna_sel_a); i++)
663                 rt61pci_bbp_write(rt2x00dev, sel[i].word, sel[i].value[lna]);
664
665         rt2x00pci_register_read(rt2x00dev, PHY_CSR0, &reg);
666
667         rt2x00_set_field32(&reg, PHY_CSR0_PA_PE_BG,
668                            rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
669         rt2x00_set_field32(&reg, PHY_CSR0_PA_PE_A,
670                            rt2x00dev->curr_band == IEEE80211_BAND_5GHZ);
671
672         rt2x00pci_register_write(rt2x00dev, PHY_CSR0, reg);
673
674         if (rt2x00_rf(&rt2x00dev->chip, RF5225) ||
675             rt2x00_rf(&rt2x00dev->chip, RF5325))
676                 rt61pci_config_antenna_5x(rt2x00dev, ant);
677         else if (rt2x00_rf(&rt2x00dev->chip, RF2527))
678                 rt61pci_config_antenna_2x(rt2x00dev, ant);
679         else if (rt2x00_rf(&rt2x00dev->chip, RF2529)) {
680                 if (test_bit(CONFIG_DOUBLE_ANTENNA, &rt2x00dev->flags))
681                         rt61pci_config_antenna_2x(rt2x00dev, ant);
682                 else
683                         rt61pci_config_antenna_2529(rt2x00dev, ant);
684         }
685 }
686
687 static void rt61pci_config_duration(struct rt2x00_dev *rt2x00dev,
688                                     struct rt2x00lib_conf *libconf)
689 {
690         u32 reg;
691
692         rt2x00pci_register_read(rt2x00dev, MAC_CSR9, &reg);
693         rt2x00_set_field32(&reg, MAC_CSR9_SLOT_TIME, libconf->slot_time);
694         rt2x00pci_register_write(rt2x00dev, MAC_CSR9, reg);
695
696         rt2x00pci_register_read(rt2x00dev, MAC_CSR8, &reg);
697         rt2x00_set_field32(&reg, MAC_CSR8_SIFS, libconf->sifs);
698         rt2x00_set_field32(&reg, MAC_CSR8_SIFS_AFTER_RX_OFDM, 3);
699         rt2x00_set_field32(&reg, MAC_CSR8_EIFS, libconf->eifs);
700         rt2x00pci_register_write(rt2x00dev, MAC_CSR8, reg);
701
702         rt2x00pci_register_read(rt2x00dev, TXRX_CSR0, &reg);
703         rt2x00_set_field32(&reg, TXRX_CSR0_TSF_OFFSET, IEEE80211_HEADER);
704         rt2x00pci_register_write(rt2x00dev, TXRX_CSR0, reg);
705
706         rt2x00pci_register_read(rt2x00dev, TXRX_CSR4, &reg);
707         rt2x00_set_field32(&reg, TXRX_CSR4_AUTORESPOND_ENABLE, 1);
708         rt2x00pci_register_write(rt2x00dev, TXRX_CSR4, reg);
709
710         rt2x00pci_register_read(rt2x00dev, TXRX_CSR9, &reg);
711         rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_INTERVAL,
712                            libconf->conf->beacon_int * 16);
713         rt2x00pci_register_write(rt2x00dev, TXRX_CSR9, reg);
714 }
715
716 static void rt61pci_config(struct rt2x00_dev *rt2x00dev,
717                            struct rt2x00lib_conf *libconf,
718                            const unsigned int flags)
719 {
720         if (flags & CONFIG_UPDATE_PHYMODE)
721                 rt61pci_config_phymode(rt2x00dev, libconf->basic_rates);
722         if (flags & CONFIG_UPDATE_CHANNEL)
723                 rt61pci_config_channel(rt2x00dev, &libconf->rf,
724                                        libconf->conf->power_level);
725         if ((flags & CONFIG_UPDATE_TXPOWER) && !(flags & CONFIG_UPDATE_CHANNEL))
726                 rt61pci_config_txpower(rt2x00dev, libconf->conf->power_level);
727         if (flags & CONFIG_UPDATE_ANTENNA)
728                 rt61pci_config_antenna(rt2x00dev, &libconf->ant);
729         if (flags & (CONFIG_UPDATE_SLOT_TIME | CONFIG_UPDATE_BEACON_INT))
730                 rt61pci_config_duration(rt2x00dev, libconf);
731 }
732
733 /*
734  * Link tuning
735  */
736 static void rt61pci_link_stats(struct rt2x00_dev *rt2x00dev,
737                                struct link_qual *qual)
738 {
739         u32 reg;
740
741         /*
742          * Update FCS error count from register.
743          */
744         rt2x00pci_register_read(rt2x00dev, STA_CSR0, &reg);
745         qual->rx_failed = rt2x00_get_field32(reg, STA_CSR0_FCS_ERROR);
746
747         /*
748          * Update False CCA count from register.
749          */
750         rt2x00pci_register_read(rt2x00dev, STA_CSR1, &reg);
751         qual->false_cca = rt2x00_get_field32(reg, STA_CSR1_FALSE_CCA_ERROR);
752 }
753
754 static void rt61pci_reset_tuner(struct rt2x00_dev *rt2x00dev)
755 {
756         rt61pci_bbp_write(rt2x00dev, 17, 0x20);
757         rt2x00dev->link.vgc_level = 0x20;
758 }
759
760 static void rt61pci_link_tuner(struct rt2x00_dev *rt2x00dev)
761 {
762         int rssi = rt2x00_get_link_rssi(&rt2x00dev->link);
763         u8 r17;
764         u8 up_bound;
765         u8 low_bound;
766
767         rt61pci_bbp_read(rt2x00dev, 17, &r17);
768
769         /*
770          * Determine r17 bounds.
771          */
772         if (rt2x00dev->rx_status.band == IEEE80211_BAND_2GHZ) {
773                 low_bound = 0x28;
774                 up_bound = 0x48;
775                 if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags)) {
776                         low_bound += 0x10;
777                         up_bound += 0x10;
778                 }
779         } else {
780                 low_bound = 0x20;
781                 up_bound = 0x40;
782                 if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags)) {
783                         low_bound += 0x10;
784                         up_bound += 0x10;
785                 }
786         }
787
788         /*
789          * If we are not associated, we should go straight to the
790          * dynamic CCA tuning.
791          */
792         if (!rt2x00dev->intf_associated)
793                 goto dynamic_cca_tune;
794
795         /*
796          * Special big-R17 for very short distance
797          */
798         if (rssi >= -35) {
799                 if (r17 != 0x60)
800                         rt61pci_bbp_write(rt2x00dev, 17, 0x60);
801                 return;
802         }
803
804         /*
805          * Special big-R17 for short distance
806          */
807         if (rssi >= -58) {
808                 if (r17 != up_bound)
809                         rt61pci_bbp_write(rt2x00dev, 17, up_bound);
810                 return;
811         }
812
813         /*
814          * Special big-R17 for middle-short distance
815          */
816         if (rssi >= -66) {
817                 low_bound += 0x10;
818                 if (r17 != low_bound)
819                         rt61pci_bbp_write(rt2x00dev, 17, low_bound);
820                 return;
821         }
822
823         /*
824          * Special mid-R17 for middle distance
825          */
826         if (rssi >= -74) {
827                 low_bound += 0x08;
828                 if (r17 != low_bound)
829                         rt61pci_bbp_write(rt2x00dev, 17, low_bound);
830                 return;
831         }
832
833         /*
834          * Special case: Change up_bound based on the rssi.
835          * Lower up_bound when rssi is weaker then -74 dBm.
836          */
837         up_bound -= 2 * (-74 - rssi);
838         if (low_bound > up_bound)
839                 up_bound = low_bound;
840
841         if (r17 > up_bound) {
842                 rt61pci_bbp_write(rt2x00dev, 17, up_bound);
843                 return;
844         }
845
846 dynamic_cca_tune:
847
848         /*
849          * r17 does not yet exceed upper limit, continue and base
850          * the r17 tuning on the false CCA count.
851          */
852         if (rt2x00dev->link.qual.false_cca > 512 && r17 < up_bound) {
853                 if (++r17 > up_bound)
854                         r17 = up_bound;
855                 rt61pci_bbp_write(rt2x00dev, 17, r17);
856         } else if (rt2x00dev->link.qual.false_cca < 100 && r17 > low_bound) {
857                 if (--r17 < low_bound)
858                         r17 = low_bound;
859                 rt61pci_bbp_write(rt2x00dev, 17, r17);
860         }
861 }
862
863 /*
864  * Firmware name function.
865  */
866 static char *rt61pci_get_firmware_name(struct rt2x00_dev *rt2x00dev)
867 {
868         char *fw_name;
869
870         switch (rt2x00dev->chip.rt) {
871         case RT2561:
872                 fw_name = FIRMWARE_RT2561;
873                 break;
874         case RT2561s:
875                 fw_name = FIRMWARE_RT2561s;
876                 break;
877         case RT2661:
878                 fw_name = FIRMWARE_RT2661;
879                 break;
880         default:
881                 fw_name = NULL;
882                 break;
883         }
884
885         return fw_name;
886 }
887
888 /*
889  * Initialization functions.
890  */
891 static int rt61pci_load_firmware(struct rt2x00_dev *rt2x00dev, void *data,
892                                  const size_t len)
893 {
894         int i;
895         u32 reg;
896
897         /*
898          * Wait for stable hardware.
899          */
900         for (i = 0; i < 100; i++) {
901                 rt2x00pci_register_read(rt2x00dev, MAC_CSR0, &reg);
902                 if (reg)
903                         break;
904                 msleep(1);
905         }
906
907         if (!reg) {
908                 ERROR(rt2x00dev, "Unstable hardware.\n");
909                 return -EBUSY;
910         }
911
912         /*
913          * Prepare MCU and mailbox for firmware loading.
914          */
915         reg = 0;
916         rt2x00_set_field32(&reg, MCU_CNTL_CSR_RESET, 1);
917         rt2x00pci_register_write(rt2x00dev, MCU_CNTL_CSR, reg);
918         rt2x00pci_register_write(rt2x00dev, M2H_CMD_DONE_CSR, 0xffffffff);
919         rt2x00pci_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
920         rt2x00pci_register_write(rt2x00dev, HOST_CMD_CSR, 0);
921
922         /*
923          * Write firmware to device.
924          */
925         reg = 0;
926         rt2x00_set_field32(&reg, MCU_CNTL_CSR_RESET, 1);
927         rt2x00_set_field32(&reg, MCU_CNTL_CSR_SELECT_BANK, 1);
928         rt2x00pci_register_write(rt2x00dev, MCU_CNTL_CSR, reg);
929
930         rt2x00pci_register_multiwrite(rt2x00dev, FIRMWARE_IMAGE_BASE,
931                                       data, len);
932
933         rt2x00_set_field32(&reg, MCU_CNTL_CSR_SELECT_BANK, 0);
934         rt2x00pci_register_write(rt2x00dev, MCU_CNTL_CSR, reg);
935
936         rt2x00_set_field32(&reg, MCU_CNTL_CSR_RESET, 0);
937         rt2x00pci_register_write(rt2x00dev, MCU_CNTL_CSR, reg);
938
939         for (i = 0; i < 100; i++) {
940                 rt2x00pci_register_read(rt2x00dev, MCU_CNTL_CSR, &reg);
941                 if (rt2x00_get_field32(reg, MCU_CNTL_CSR_READY))
942                         break;
943                 msleep(1);
944         }
945
946         if (i == 100) {
947                 ERROR(rt2x00dev, "MCU Control register not ready.\n");
948                 return -EBUSY;
949         }
950
951         /*
952          * Reset MAC and BBP registers.
953          */
954         reg = 0;
955         rt2x00_set_field32(&reg, MAC_CSR1_SOFT_RESET, 1);
956         rt2x00_set_field32(&reg, MAC_CSR1_BBP_RESET, 1);
957         rt2x00pci_register_write(rt2x00dev, MAC_CSR1, reg);
958
959         rt2x00pci_register_read(rt2x00dev, MAC_CSR1, &reg);
960         rt2x00_set_field32(&reg, MAC_CSR1_SOFT_RESET, 0);
961         rt2x00_set_field32(&reg, MAC_CSR1_BBP_RESET, 0);
962         rt2x00pci_register_write(rt2x00dev, MAC_CSR1, reg);
963
964         rt2x00pci_register_read(rt2x00dev, MAC_CSR1, &reg);
965         rt2x00_set_field32(&reg, MAC_CSR1_HOST_READY, 1);
966         rt2x00pci_register_write(rt2x00dev, MAC_CSR1, reg);
967
968         return 0;
969 }
970
971 static void rt61pci_init_rxentry(struct rt2x00_dev *rt2x00dev,
972                                  struct queue_entry *entry)
973 {
974         struct queue_entry_priv_pci_rx *priv_rx = entry->priv_data;
975         u32 word;
976
977         rt2x00_desc_read(priv_rx->desc, 5, &word);
978         rt2x00_set_field32(&word, RXD_W5_BUFFER_PHYSICAL_ADDRESS, priv_rx->dma);
979         rt2x00_desc_write(priv_rx->desc, 5, word);
980
981         rt2x00_desc_read(priv_rx->desc, 0, &word);
982         rt2x00_set_field32(&word, RXD_W0_OWNER_NIC, 1);
983         rt2x00_desc_write(priv_rx->desc, 0, word);
984 }
985
986 static void rt61pci_init_txentry(struct rt2x00_dev *rt2x00dev,
987                                  struct queue_entry *entry)
988 {
989         struct queue_entry_priv_pci_tx *priv_tx = entry->priv_data;
990         u32 word;
991
992         rt2x00_desc_read(priv_tx->desc, 1, &word);
993         rt2x00_set_field32(&word, TXD_W1_BUFFER_COUNT, 1);
994         rt2x00_desc_write(priv_tx->desc, 1, word);
995
996         rt2x00_desc_read(priv_tx->desc, 5, &word);
997         rt2x00_set_field32(&word, TXD_W5_PID_TYPE, entry->queue->qid);
998         rt2x00_set_field32(&word, TXD_W5_PID_SUBTYPE, entry->entry_idx);
999         rt2x00_desc_write(priv_tx->desc, 5, word);
1000
1001         rt2x00_desc_read(priv_tx->desc, 6, &word);
1002         rt2x00_set_field32(&word, TXD_W6_BUFFER_PHYSICAL_ADDRESS, priv_tx->dma);
1003         rt2x00_desc_write(priv_tx->desc, 6, word);
1004
1005         rt2x00_desc_read(priv_tx->desc, 0, &word);
1006         rt2x00_set_field32(&word, TXD_W0_VALID, 0);
1007         rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 0);
1008         rt2x00_desc_write(priv_tx->desc, 0, word);
1009 }
1010
1011 static int rt61pci_init_queues(struct rt2x00_dev *rt2x00dev)
1012 {
1013         struct queue_entry_priv_pci_rx *priv_rx;
1014         struct queue_entry_priv_pci_tx *priv_tx;
1015         u32 reg;
1016
1017         /*
1018          * Initialize registers.
1019          */
1020         rt2x00pci_register_read(rt2x00dev, TX_RING_CSR0, &reg);
1021         rt2x00_set_field32(&reg, TX_RING_CSR0_AC0_RING_SIZE,
1022                            rt2x00dev->tx[0].limit);
1023         rt2x00_set_field32(&reg, TX_RING_CSR0_AC1_RING_SIZE,
1024                            rt2x00dev->tx[1].limit);
1025         rt2x00_set_field32(&reg, TX_RING_CSR0_AC2_RING_SIZE,
1026                            rt2x00dev->tx[2].limit);
1027         rt2x00_set_field32(&reg, TX_RING_CSR0_AC3_RING_SIZE,
1028                            rt2x00dev->tx[3].limit);
1029         rt2x00pci_register_write(rt2x00dev, TX_RING_CSR0, reg);
1030
1031         rt2x00pci_register_read(rt2x00dev, TX_RING_CSR1, &reg);
1032         rt2x00_set_field32(&reg, TX_RING_CSR1_TXD_SIZE,
1033                            rt2x00dev->tx[0].desc_size / 4);
1034         rt2x00pci_register_write(rt2x00dev, TX_RING_CSR1, reg);
1035
1036         priv_tx = rt2x00dev->tx[0].entries[0].priv_data;
1037         rt2x00pci_register_read(rt2x00dev, AC0_BASE_CSR, &reg);
1038         rt2x00_set_field32(&reg, AC0_BASE_CSR_RING_REGISTER, priv_tx->dma);
1039         rt2x00pci_register_write(rt2x00dev, AC0_BASE_CSR, reg);
1040
1041         priv_tx = rt2x00dev->tx[1].entries[0].priv_data;
1042         rt2x00pci_register_read(rt2x00dev, AC1_BASE_CSR, &reg);
1043         rt2x00_set_field32(&reg, AC1_BASE_CSR_RING_REGISTER, priv_tx->dma);
1044         rt2x00pci_register_write(rt2x00dev, AC1_BASE_CSR, reg);
1045
1046         priv_tx = rt2x00dev->tx[2].entries[0].priv_data;
1047         rt2x00pci_register_read(rt2x00dev, AC2_BASE_CSR, &reg);
1048         rt2x00_set_field32(&reg, AC2_BASE_CSR_RING_REGISTER, priv_tx->dma);
1049         rt2x00pci_register_write(rt2x00dev, AC2_BASE_CSR, reg);
1050
1051         priv_tx = rt2x00dev->tx[3].entries[0].priv_data;
1052         rt2x00pci_register_read(rt2x00dev, AC3_BASE_CSR, &reg);
1053         rt2x00_set_field32(&reg, AC3_BASE_CSR_RING_REGISTER, priv_tx->dma);
1054         rt2x00pci_register_write(rt2x00dev, AC3_BASE_CSR, reg);
1055
1056         rt2x00pci_register_read(rt2x00dev, RX_RING_CSR, &reg);
1057         rt2x00_set_field32(&reg, RX_RING_CSR_RING_SIZE, rt2x00dev->rx->limit);
1058         rt2x00_set_field32(&reg, RX_RING_CSR_RXD_SIZE,
1059                            rt2x00dev->rx->desc_size / 4);
1060         rt2x00_set_field32(&reg, RX_RING_CSR_RXD_WRITEBACK_SIZE, 4);
1061         rt2x00pci_register_write(rt2x00dev, RX_RING_CSR, reg);
1062
1063         priv_rx = rt2x00dev->rx->entries[0].priv_data;
1064         rt2x00pci_register_read(rt2x00dev, RX_BASE_CSR, &reg);
1065         rt2x00_set_field32(&reg, RX_BASE_CSR_RING_REGISTER, priv_rx->dma);
1066         rt2x00pci_register_write(rt2x00dev, RX_BASE_CSR, reg);
1067
1068         rt2x00pci_register_read(rt2x00dev, TX_DMA_DST_CSR, &reg);
1069         rt2x00_set_field32(&reg, TX_DMA_DST_CSR_DEST_AC0, 2);
1070         rt2x00_set_field32(&reg, TX_DMA_DST_CSR_DEST_AC1, 2);
1071         rt2x00_set_field32(&reg, TX_DMA_DST_CSR_DEST_AC2, 2);
1072         rt2x00_set_field32(&reg, TX_DMA_DST_CSR_DEST_AC3, 2);
1073         rt2x00pci_register_write(rt2x00dev, TX_DMA_DST_CSR, reg);
1074
1075         rt2x00pci_register_read(rt2x00dev, LOAD_TX_RING_CSR, &reg);
1076         rt2x00_set_field32(&reg, LOAD_TX_RING_CSR_LOAD_TXD_AC0, 1);
1077         rt2x00_set_field32(&reg, LOAD_TX_RING_CSR_LOAD_TXD_AC1, 1);
1078         rt2x00_set_field32(&reg, LOAD_TX_RING_CSR_LOAD_TXD_AC2, 1);
1079         rt2x00_set_field32(&reg, LOAD_TX_RING_CSR_LOAD_TXD_AC3, 1);
1080         rt2x00pci_register_write(rt2x00dev, LOAD_TX_RING_CSR, reg);
1081
1082         rt2x00pci_register_read(rt2x00dev, RX_CNTL_CSR, &reg);
1083         rt2x00_set_field32(&reg, RX_CNTL_CSR_LOAD_RXD, 1);
1084         rt2x00pci_register_write(rt2x00dev, RX_CNTL_CSR, reg);
1085
1086         return 0;
1087 }
1088
1089 static int rt61pci_init_registers(struct rt2x00_dev *rt2x00dev)
1090 {
1091         u32 reg;
1092
1093         rt2x00pci_register_read(rt2x00dev, TXRX_CSR0, &reg);
1094         rt2x00_set_field32(&reg, TXRX_CSR0_AUTO_TX_SEQ, 1);
1095         rt2x00_set_field32(&reg, TXRX_CSR0_DISABLE_RX, 0);
1096         rt2x00_set_field32(&reg, TXRX_CSR0_TX_WITHOUT_WAITING, 0);
1097         rt2x00pci_register_write(rt2x00dev, TXRX_CSR0, reg);
1098
1099         rt2x00pci_register_read(rt2x00dev, TXRX_CSR1, &reg);
1100         rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID0, 47); /* CCK Signal */
1101         rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID0_VALID, 1);
1102         rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID1, 30); /* Rssi */
1103         rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID1_VALID, 1);
1104         rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID2, 42); /* OFDM Rate */
1105         rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID2_VALID, 1);
1106         rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID3, 30); /* Rssi */
1107         rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID3_VALID, 1);
1108         rt2x00pci_register_write(rt2x00dev, TXRX_CSR1, reg);
1109
1110         /*
1111          * CCK TXD BBP registers
1112          */
1113         rt2x00pci_register_read(rt2x00dev, TXRX_CSR2, &reg);
1114         rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID0, 13);
1115         rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID0_VALID, 1);
1116         rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID1, 12);
1117         rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID1_VALID, 1);
1118         rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID2, 11);
1119         rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID2_VALID, 1);
1120         rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID3, 10);
1121         rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID3_VALID, 1);
1122         rt2x00pci_register_write(rt2x00dev, TXRX_CSR2, reg);
1123
1124         /*
1125          * OFDM TXD BBP registers
1126          */
1127         rt2x00pci_register_read(rt2x00dev, TXRX_CSR3, &reg);
1128         rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID0, 7);
1129         rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID0_VALID, 1);
1130         rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID1, 6);
1131         rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID1_VALID, 1);
1132         rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID2, 5);
1133         rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID2_VALID, 1);
1134         rt2x00pci_register_write(rt2x00dev, TXRX_CSR3, reg);
1135
1136         rt2x00pci_register_read(rt2x00dev, TXRX_CSR7, &reg);
1137         rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_6MBS, 59);
1138         rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_9MBS, 53);
1139         rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_12MBS, 49);
1140         rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_18MBS, 46);
1141         rt2x00pci_register_write(rt2x00dev, TXRX_CSR7, reg);
1142
1143         rt2x00pci_register_read(rt2x00dev, TXRX_CSR8, &reg);
1144         rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_24MBS, 44);
1145         rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_36MBS, 42);
1146         rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_48MBS, 42);
1147         rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_54MBS, 42);
1148         rt2x00pci_register_write(rt2x00dev, TXRX_CSR8, reg);
1149
1150         rt2x00pci_register_write(rt2x00dev, TXRX_CSR15, 0x0000000f);
1151
1152         rt2x00pci_register_write(rt2x00dev, MAC_CSR6, 0x00000fff);
1153
1154         rt2x00pci_register_read(rt2x00dev, MAC_CSR9, &reg);
1155         rt2x00_set_field32(&reg, MAC_CSR9_CW_SELECT, 0);
1156         rt2x00pci_register_write(rt2x00dev, MAC_CSR9, reg);
1157
1158         rt2x00pci_register_write(rt2x00dev, MAC_CSR10, 0x0000071c);
1159
1160         if (rt2x00dev->ops->lib->set_device_state(rt2x00dev, STATE_AWAKE))
1161                 return -EBUSY;
1162
1163         rt2x00pci_register_write(rt2x00dev, MAC_CSR13, 0x0000e000);
1164
1165         rt2x00pci_register_read(rt2x00dev, MAC_CSR14, &reg);
1166         rt2x00_set_field32(&reg, MAC_CSR14_ON_PERIOD, 70);
1167         rt2x00_set_field32(&reg, MAC_CSR14_OFF_PERIOD, 30);
1168         rt2x00pci_register_write(rt2x00dev, MAC_CSR14, reg);
1169
1170         /*
1171          * Invalidate all Shared Keys (SEC_CSR0),
1172          * and clear the Shared key Cipher algorithms (SEC_CSR1 & SEC_CSR5)
1173          */
1174         rt2x00pci_register_write(rt2x00dev, SEC_CSR0, 0x00000000);
1175         rt2x00pci_register_write(rt2x00dev, SEC_CSR1, 0x00000000);
1176         rt2x00pci_register_write(rt2x00dev, SEC_CSR5, 0x00000000);
1177
1178         rt2x00pci_register_write(rt2x00dev, PHY_CSR1, 0x000023b0);
1179         rt2x00pci_register_write(rt2x00dev, PHY_CSR5, 0x060a100c);
1180         rt2x00pci_register_write(rt2x00dev, PHY_CSR6, 0x00080606);
1181         rt2x00pci_register_write(rt2x00dev, PHY_CSR7, 0x00000a08);
1182
1183         rt2x00pci_register_write(rt2x00dev, PCI_CFG_CSR, 0x28ca4404);
1184
1185         rt2x00pci_register_write(rt2x00dev, TEST_MODE_CSR, 0x00000200);
1186
1187         rt2x00pci_register_write(rt2x00dev, M2H_CMD_DONE_CSR, 0xffffffff);
1188
1189         rt2x00pci_register_read(rt2x00dev, AC_TXOP_CSR0, &reg);
1190         rt2x00_set_field32(&reg, AC_TXOP_CSR0_AC0_TX_OP, 0);
1191         rt2x00_set_field32(&reg, AC_TXOP_CSR0_AC1_TX_OP, 0);
1192         rt2x00pci_register_write(rt2x00dev, AC_TXOP_CSR0, reg);
1193
1194         rt2x00pci_register_read(rt2x00dev, AC_TXOP_CSR1, &reg);
1195         rt2x00_set_field32(&reg, AC_TXOP_CSR1_AC2_TX_OP, 192);
1196         rt2x00_set_field32(&reg, AC_TXOP_CSR1_AC3_TX_OP, 48);
1197         rt2x00pci_register_write(rt2x00dev, AC_TXOP_CSR1, reg);
1198
1199         /*
1200          * Clear all beacons
1201          * For the Beacon base registers we only need to clear
1202          * the first byte since that byte contains the VALID and OWNER
1203          * bits which (when set to 0) will invalidate the entire beacon.
1204          */
1205         rt2x00pci_register_write(rt2x00dev, HW_BEACON_BASE0, 0);
1206         rt2x00pci_register_write(rt2x00dev, HW_BEACON_BASE1, 0);
1207         rt2x00pci_register_write(rt2x00dev, HW_BEACON_BASE2, 0);
1208         rt2x00pci_register_write(rt2x00dev, HW_BEACON_BASE3, 0);
1209
1210         /*
1211          * We must clear the error counters.
1212          * These registers are cleared on read,
1213          * so we may pass a useless variable to store the value.
1214          */
1215         rt2x00pci_register_read(rt2x00dev, STA_CSR0, &reg);
1216         rt2x00pci_register_read(rt2x00dev, STA_CSR1, &reg);
1217         rt2x00pci_register_read(rt2x00dev, STA_CSR2, &reg);
1218
1219         /*
1220          * Reset MAC and BBP registers.
1221          */
1222         rt2x00pci_register_read(rt2x00dev, MAC_CSR1, &reg);
1223         rt2x00_set_field32(&reg, MAC_CSR1_SOFT_RESET, 1);
1224         rt2x00_set_field32(&reg, MAC_CSR1_BBP_RESET, 1);
1225         rt2x00pci_register_write(rt2x00dev, MAC_CSR1, reg);
1226
1227         rt2x00pci_register_read(rt2x00dev, MAC_CSR1, &reg);
1228         rt2x00_set_field32(&reg, MAC_CSR1_SOFT_RESET, 0);
1229         rt2x00_set_field32(&reg, MAC_CSR1_BBP_RESET, 0);
1230         rt2x00pci_register_write(rt2x00dev, MAC_CSR1, reg);
1231
1232         rt2x00pci_register_read(rt2x00dev, MAC_CSR1, &reg);
1233         rt2x00_set_field32(&reg, MAC_CSR1_HOST_READY, 1);
1234         rt2x00pci_register_write(rt2x00dev, MAC_CSR1, reg);
1235
1236         return 0;
1237 }
1238
1239 static int rt61pci_init_bbp(struct rt2x00_dev *rt2x00dev)
1240 {
1241         unsigned int i;
1242         u16 eeprom;
1243         u8 reg_id;
1244         u8 value;
1245
1246         for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
1247                 rt61pci_bbp_read(rt2x00dev, 0, &value);
1248                 if ((value != 0xff) && (value != 0x00))
1249                         goto continue_csr_init;
1250                 NOTICE(rt2x00dev, "Waiting for BBP register.\n");
1251                 udelay(REGISTER_BUSY_DELAY);
1252         }
1253
1254         ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
1255         return -EACCES;
1256
1257 continue_csr_init:
1258         rt61pci_bbp_write(rt2x00dev, 3, 0x00);
1259         rt61pci_bbp_write(rt2x00dev, 15, 0x30);
1260         rt61pci_bbp_write(rt2x00dev, 21, 0xc8);
1261         rt61pci_bbp_write(rt2x00dev, 22, 0x38);
1262         rt61pci_bbp_write(rt2x00dev, 23, 0x06);
1263         rt61pci_bbp_write(rt2x00dev, 24, 0xfe);
1264         rt61pci_bbp_write(rt2x00dev, 25, 0x0a);
1265         rt61pci_bbp_write(rt2x00dev, 26, 0x0d);
1266         rt61pci_bbp_write(rt2x00dev, 34, 0x12);
1267         rt61pci_bbp_write(rt2x00dev, 37, 0x07);
1268         rt61pci_bbp_write(rt2x00dev, 39, 0xf8);
1269         rt61pci_bbp_write(rt2x00dev, 41, 0x60);
1270         rt61pci_bbp_write(rt2x00dev, 53, 0x10);
1271         rt61pci_bbp_write(rt2x00dev, 54, 0x18);
1272         rt61pci_bbp_write(rt2x00dev, 60, 0x10);
1273         rt61pci_bbp_write(rt2x00dev, 61, 0x04);
1274         rt61pci_bbp_write(rt2x00dev, 62, 0x04);
1275         rt61pci_bbp_write(rt2x00dev, 75, 0xfe);
1276         rt61pci_bbp_write(rt2x00dev, 86, 0xfe);
1277         rt61pci_bbp_write(rt2x00dev, 88, 0xfe);
1278         rt61pci_bbp_write(rt2x00dev, 90, 0x0f);
1279         rt61pci_bbp_write(rt2x00dev, 99, 0x00);
1280         rt61pci_bbp_write(rt2x00dev, 102, 0x16);
1281         rt61pci_bbp_write(rt2x00dev, 107, 0x04);
1282
1283         for (i = 0; i < EEPROM_BBP_SIZE; i++) {
1284                 rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
1285
1286                 if (eeprom != 0xffff && eeprom != 0x0000) {
1287                         reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
1288                         value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
1289                         rt61pci_bbp_write(rt2x00dev, reg_id, value);
1290                 }
1291         }
1292
1293         return 0;
1294 }
1295
1296 /*
1297  * Device state switch handlers.
1298  */
1299 static void rt61pci_toggle_rx(struct rt2x00_dev *rt2x00dev,
1300                               enum dev_state state)
1301 {
1302         u32 reg;
1303
1304         rt2x00pci_register_read(rt2x00dev, TXRX_CSR0, &reg);
1305         rt2x00_set_field32(&reg, TXRX_CSR0_DISABLE_RX,
1306                            state == STATE_RADIO_RX_OFF);
1307         rt2x00pci_register_write(rt2x00dev, TXRX_CSR0, reg);
1308 }
1309
1310 static void rt61pci_toggle_irq(struct rt2x00_dev *rt2x00dev,
1311                                enum dev_state state)
1312 {
1313         int mask = (state == STATE_RADIO_IRQ_OFF);
1314         u32 reg;
1315
1316         /*
1317          * When interrupts are being enabled, the interrupt registers
1318          * should clear the register to assure a clean state.
1319          */
1320         if (state == STATE_RADIO_IRQ_ON) {
1321                 rt2x00pci_register_read(rt2x00dev, INT_SOURCE_CSR, &reg);
1322                 rt2x00pci_register_write(rt2x00dev, INT_SOURCE_CSR, reg);
1323
1324                 rt2x00pci_register_read(rt2x00dev, MCU_INT_SOURCE_CSR, &reg);
1325                 rt2x00pci_register_write(rt2x00dev, MCU_INT_SOURCE_CSR, reg);
1326         }
1327
1328         /*
1329          * Only toggle the interrupts bits we are going to use.
1330          * Non-checked interrupt bits are disabled by default.
1331          */
1332         rt2x00pci_register_read(rt2x00dev, INT_MASK_CSR, &reg);
1333         rt2x00_set_field32(&reg, INT_MASK_CSR_TXDONE, mask);
1334         rt2x00_set_field32(&reg, INT_MASK_CSR_RXDONE, mask);
1335         rt2x00_set_field32(&reg, INT_MASK_CSR_ENABLE_MITIGATION, mask);
1336         rt2x00_set_field32(&reg, INT_MASK_CSR_MITIGATION_PERIOD, 0xff);
1337         rt2x00pci_register_write(rt2x00dev, INT_MASK_CSR, reg);
1338
1339         rt2x00pci_register_read(rt2x00dev, MCU_INT_MASK_CSR, &reg);
1340         rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_0, mask);
1341         rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_1, mask);
1342         rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_2, mask);
1343         rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_3, mask);
1344         rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_4, mask);
1345         rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_5, mask);
1346         rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_6, mask);
1347         rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_7, mask);
1348         rt2x00pci_register_write(rt2x00dev, MCU_INT_MASK_CSR, reg);
1349 }
1350
1351 static int rt61pci_enable_radio(struct rt2x00_dev *rt2x00dev)
1352 {
1353         u32 reg;
1354
1355         /*
1356          * Initialize all registers.
1357          */
1358         if (rt61pci_init_queues(rt2x00dev) ||
1359             rt61pci_init_registers(rt2x00dev) ||
1360             rt61pci_init_bbp(rt2x00dev)) {
1361                 ERROR(rt2x00dev, "Register initialization failed.\n");
1362                 return -EIO;
1363         }
1364
1365         /*
1366          * Enable interrupts.
1367          */
1368         rt61pci_toggle_irq(rt2x00dev, STATE_RADIO_IRQ_ON);
1369
1370         /*
1371          * Enable RX.
1372          */
1373         rt2x00pci_register_read(rt2x00dev, RX_CNTL_CSR, &reg);
1374         rt2x00_set_field32(&reg, RX_CNTL_CSR_ENABLE_RX_DMA, 1);
1375         rt2x00pci_register_write(rt2x00dev, RX_CNTL_CSR, reg);
1376
1377         return 0;
1378 }
1379
1380 static void rt61pci_disable_radio(struct rt2x00_dev *rt2x00dev)
1381 {
1382         u32 reg;
1383
1384         rt2x00pci_register_write(rt2x00dev, MAC_CSR10, 0x00001818);
1385
1386         /*
1387          * Disable synchronisation.
1388          */
1389         rt2x00pci_register_write(rt2x00dev, TXRX_CSR9, 0);
1390
1391         /*
1392          * Cancel RX and TX.
1393          */
1394         rt2x00pci_register_read(rt2x00dev, TX_CNTL_CSR, &reg);
1395         rt2x00_set_field32(&reg, TX_CNTL_CSR_ABORT_TX_AC0, 1);
1396         rt2x00_set_field32(&reg, TX_CNTL_CSR_ABORT_TX_AC1, 1);
1397         rt2x00_set_field32(&reg, TX_CNTL_CSR_ABORT_TX_AC2, 1);
1398         rt2x00_set_field32(&reg, TX_CNTL_CSR_ABORT_TX_AC3, 1);
1399         rt2x00pci_register_write(rt2x00dev, TX_CNTL_CSR, reg);
1400
1401         /*
1402          * Disable interrupts.
1403          */
1404         rt61pci_toggle_irq(rt2x00dev, STATE_RADIO_IRQ_OFF);
1405 }
1406
1407 static int rt61pci_set_state(struct rt2x00_dev *rt2x00dev, enum dev_state state)
1408 {
1409         u32 reg;
1410         unsigned int i;
1411         char put_to_sleep;
1412         char current_state;
1413
1414         put_to_sleep = (state != STATE_AWAKE);
1415
1416         rt2x00pci_register_read(rt2x00dev, MAC_CSR12, &reg);
1417         rt2x00_set_field32(&reg, MAC_CSR12_FORCE_WAKEUP, !put_to_sleep);
1418         rt2x00_set_field32(&reg, MAC_CSR12_PUT_TO_SLEEP, put_to_sleep);
1419         rt2x00pci_register_write(rt2x00dev, MAC_CSR12, reg);
1420
1421         /*
1422          * Device is not guaranteed to be in the requested state yet.
1423          * We must wait until the register indicates that the
1424          * device has entered the correct state.
1425          */
1426         for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
1427                 rt2x00pci_register_read(rt2x00dev, MAC_CSR12, &reg);
1428                 current_state =
1429                     rt2x00_get_field32(reg, MAC_CSR12_BBP_CURRENT_STATE);
1430                 if (current_state == !put_to_sleep)
1431                         return 0;
1432                 msleep(10);
1433         }
1434
1435         NOTICE(rt2x00dev, "Device failed to enter state %d, "
1436                "current device state %d.\n", !put_to_sleep, current_state);
1437
1438         return -EBUSY;
1439 }
1440
1441 static int rt61pci_set_device_state(struct rt2x00_dev *rt2x00dev,
1442                                     enum dev_state state)
1443 {
1444         int retval = 0;
1445
1446         switch (state) {
1447         case STATE_RADIO_ON:
1448                 retval = rt61pci_enable_radio(rt2x00dev);
1449                 break;
1450         case STATE_RADIO_OFF:
1451                 rt61pci_disable_radio(rt2x00dev);
1452                 break;
1453         case STATE_RADIO_RX_ON:
1454         case STATE_RADIO_RX_ON_LINK:
1455                 rt61pci_toggle_rx(rt2x00dev, STATE_RADIO_RX_ON);
1456                 break;
1457         case STATE_RADIO_RX_OFF:
1458         case STATE_RADIO_RX_OFF_LINK:
1459                 rt61pci_toggle_rx(rt2x00dev, STATE_RADIO_RX_OFF);
1460                 break;
1461         case STATE_DEEP_SLEEP:
1462         case STATE_SLEEP:
1463         case STATE_STANDBY:
1464         case STATE_AWAKE:
1465                 retval = rt61pci_set_state(rt2x00dev, state);
1466                 break;
1467         default:
1468                 retval = -ENOTSUPP;
1469                 break;
1470         }
1471
1472         return retval;
1473 }
1474
1475 /*
1476  * TX descriptor initialization
1477  */
1478 static void rt61pci_write_tx_desc(struct rt2x00_dev *rt2x00dev,
1479                                     struct sk_buff *skb,
1480                                     struct txentry_desc *txdesc,
1481                                     struct ieee80211_tx_control *control)
1482 {
1483         struct skb_frame_desc *skbdesc = get_skb_frame_desc(skb);
1484         __le32 *txd = skbdesc->desc;
1485         u32 word;
1486
1487         /*
1488          * Start writing the descriptor words.
1489          */
1490         rt2x00_desc_read(txd, 1, &word);
1491         rt2x00_set_field32(&word, TXD_W1_HOST_Q_ID, txdesc->queue);
1492         rt2x00_set_field32(&word, TXD_W1_AIFSN, txdesc->aifs);
1493         rt2x00_set_field32(&word, TXD_W1_CWMIN, txdesc->cw_min);
1494         rt2x00_set_field32(&word, TXD_W1_CWMAX, txdesc->cw_max);
1495         rt2x00_set_field32(&word, TXD_W1_IV_OFFSET, IEEE80211_HEADER);
1496         rt2x00_set_field32(&word, TXD_W1_HW_SEQUENCE, 1);
1497         rt2x00_desc_write(txd, 1, word);
1498
1499         rt2x00_desc_read(txd, 2, &word);
1500         rt2x00_set_field32(&word, TXD_W2_PLCP_SIGNAL, txdesc->signal);
1501         rt2x00_set_field32(&word, TXD_W2_PLCP_SERVICE, txdesc->service);
1502         rt2x00_set_field32(&word, TXD_W2_PLCP_LENGTH_LOW, txdesc->length_low);
1503         rt2x00_set_field32(&word, TXD_W2_PLCP_LENGTH_HIGH, txdesc->length_high);
1504         rt2x00_desc_write(txd, 2, word);
1505
1506         rt2x00_desc_read(txd, 5, &word);
1507         rt2x00_set_field32(&word, TXD_W5_TX_POWER,
1508                            TXPOWER_TO_DEV(rt2x00dev->tx_power));
1509         rt2x00_set_field32(&word, TXD_W5_WAITING_DMA_DONE_INT, 1);
1510         rt2x00_desc_write(txd, 5, word);
1511
1512         if (skbdesc->desc_len > TXINFO_SIZE) {
1513                 rt2x00_desc_read(txd, 11, &word);
1514                 rt2x00_set_field32(&word, TXD_W11_BUFFER_LENGTH0, skbdesc->data_len);
1515                 rt2x00_desc_write(txd, 11, word);
1516         }
1517
1518         rt2x00_desc_read(txd, 0, &word);
1519         rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 1);
1520         rt2x00_set_field32(&word, TXD_W0_VALID, 1);
1521         rt2x00_set_field32(&word, TXD_W0_MORE_FRAG,
1522                            test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
1523         rt2x00_set_field32(&word, TXD_W0_ACK,
1524                            test_bit(ENTRY_TXD_ACK, &txdesc->flags));
1525         rt2x00_set_field32(&word, TXD_W0_TIMESTAMP,
1526                            test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
1527         rt2x00_set_field32(&word, TXD_W0_OFDM,
1528                            test_bit(ENTRY_TXD_OFDM_RATE, &txdesc->flags));
1529         rt2x00_set_field32(&word, TXD_W0_IFS, txdesc->ifs);
1530         rt2x00_set_field32(&word, TXD_W0_RETRY_MODE,
1531                            !!(control->flags &
1532                               IEEE80211_TXCTL_LONG_RETRY_LIMIT));
1533         rt2x00_set_field32(&word, TXD_W0_TKIP_MIC, 0);
1534         rt2x00_set_field32(&word, TXD_W0_DATABYTE_COUNT, skbdesc->data_len);
1535         rt2x00_set_field32(&word, TXD_W0_BURST,
1536                            test_bit(ENTRY_TXD_BURST, &txdesc->flags));
1537         rt2x00_set_field32(&word, TXD_W0_CIPHER_ALG, CIPHER_NONE);
1538         rt2x00_desc_write(txd, 0, word);
1539 }
1540
1541 /*
1542  * TX data initialization
1543  */
1544 static void rt61pci_kick_tx_queue(struct rt2x00_dev *rt2x00dev,
1545                                   const unsigned int queue)
1546 {
1547         u32 reg;
1548
1549         if (queue == RT2X00_BCN_QUEUE_BEACON) {
1550                 /*
1551                  * For Wi-Fi faily generated beacons between participating
1552                  * stations. Set TBTT phase adaptive adjustment step to 8us.
1553                  */
1554                 rt2x00pci_register_write(rt2x00dev, TXRX_CSR10, 0x00001008);
1555
1556                 rt2x00pci_register_read(rt2x00dev, TXRX_CSR9, &reg);
1557                 if (!rt2x00_get_field32(reg, TXRX_CSR9_BEACON_GEN)) {
1558                         rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 1);
1559                         rt2x00pci_register_write(rt2x00dev, TXRX_CSR9, reg);
1560                 }
1561                 return;
1562         }
1563
1564         rt2x00pci_register_read(rt2x00dev, TX_CNTL_CSR, &reg);
1565         rt2x00_set_field32(&reg, TX_CNTL_CSR_KICK_TX_AC0,
1566                            (queue == IEEE80211_TX_QUEUE_DATA0));
1567         rt2x00_set_field32(&reg, TX_CNTL_CSR_KICK_TX_AC1,
1568                            (queue == IEEE80211_TX_QUEUE_DATA1));
1569         rt2x00_set_field32(&reg, TX_CNTL_CSR_KICK_TX_AC2,
1570                            (queue == IEEE80211_TX_QUEUE_DATA2));
1571         rt2x00_set_field32(&reg, TX_CNTL_CSR_KICK_TX_AC3,
1572                            (queue == IEEE80211_TX_QUEUE_DATA3));
1573         rt2x00pci_register_write(rt2x00dev, TX_CNTL_CSR, reg);
1574 }
1575
1576 /*
1577  * RX control handlers
1578  */
1579 static int rt61pci_agc_to_rssi(struct rt2x00_dev *rt2x00dev, int rxd_w1)
1580 {
1581         u16 eeprom;
1582         u8 offset;
1583         u8 lna;
1584
1585         lna = rt2x00_get_field32(rxd_w1, RXD_W1_RSSI_LNA);
1586         switch (lna) {
1587         case 3:
1588                 offset = 90;
1589                 break;
1590         case 2:
1591                 offset = 74;
1592                 break;
1593         case 1:
1594                 offset = 64;
1595                 break;
1596         default:
1597                 return 0;
1598         }
1599
1600         if (rt2x00dev->rx_status.band == IEEE80211_BAND_5GHZ) {
1601                 if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags))
1602                         offset += 14;
1603
1604                 if (lna == 3 || lna == 2)
1605                         offset += 10;
1606
1607                 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_A, &eeprom);
1608                 offset -= rt2x00_get_field16(eeprom, EEPROM_RSSI_OFFSET_A_1);
1609         } else {
1610                 if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags))
1611                         offset += 14;
1612
1613                 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_BG, &eeprom);
1614                 offset -= rt2x00_get_field16(eeprom, EEPROM_RSSI_OFFSET_BG_1);
1615         }
1616
1617         return rt2x00_get_field32(rxd_w1, RXD_W1_RSSI_AGC) * 2 - offset;
1618 }
1619
1620 static void rt61pci_fill_rxdone(struct queue_entry *entry,
1621                                 struct rxdone_entry_desc *rxdesc)
1622 {
1623         struct queue_entry_priv_pci_rx *priv_rx = entry->priv_data;
1624         u32 word0;
1625         u32 word1;
1626
1627         rt2x00_desc_read(priv_rx->desc, 0, &word0);
1628         rt2x00_desc_read(priv_rx->desc, 1, &word1);
1629
1630         rxdesc->flags = 0;
1631         if (rt2x00_get_field32(word0, RXD_W0_CRC_ERROR))
1632                 rxdesc->flags |= RX_FLAG_FAILED_FCS_CRC;
1633
1634         /*
1635          * Obtain the status about this packet.
1636          */
1637         rxdesc->signal = rt2x00_get_field32(word1, RXD_W1_SIGNAL);
1638         rxdesc->rssi = rt61pci_agc_to_rssi(entry->queue->rt2x00dev, word1);
1639         rxdesc->ofdm = rt2x00_get_field32(word0, RXD_W0_OFDM);
1640         rxdesc->size = rt2x00_get_field32(word0, RXD_W0_DATABYTE_COUNT);
1641         rxdesc->my_bss = !!rt2x00_get_field32(word0, RXD_W0_MY_BSS);
1642 }
1643
1644 /*
1645  * Interrupt functions.
1646  */
1647 static void rt61pci_txdone(struct rt2x00_dev *rt2x00dev)
1648 {
1649         struct data_queue *queue;
1650         struct queue_entry *entry;
1651         struct queue_entry *entry_done;
1652         struct queue_entry_priv_pci_tx *priv_tx;
1653         struct txdone_entry_desc txdesc;
1654         u32 word;
1655         u32 reg;
1656         u32 old_reg;
1657         int type;
1658         int index;
1659
1660         /*
1661          * During each loop we will compare the freshly read
1662          * STA_CSR4 register value with the value read from
1663          * the previous loop. If the 2 values are equal then
1664          * we should stop processing because the chance it
1665          * quite big that the device has been unplugged and
1666          * we risk going into an endless loop.
1667          */
1668         old_reg = 0;
1669
1670         while (1) {
1671                 rt2x00pci_register_read(rt2x00dev, STA_CSR4, &reg);
1672                 if (!rt2x00_get_field32(reg, STA_CSR4_VALID))
1673                         break;
1674
1675                 if (old_reg == reg)
1676                         break;
1677                 old_reg = reg;
1678
1679                 /*
1680                  * Skip this entry when it contains an invalid
1681                  * queue identication number.
1682                  */
1683                 type = rt2x00_get_field32(reg, STA_CSR4_PID_TYPE);
1684                 queue = rt2x00queue_get_queue(rt2x00dev, type);
1685                 if (unlikely(!queue))
1686                         continue;
1687
1688                 /*
1689                  * Skip this entry when it contains an invalid
1690                  * index number.
1691                  */
1692                 index = rt2x00_get_field32(reg, STA_CSR4_PID_SUBTYPE);
1693                 if (unlikely(index >= queue->limit))
1694                         continue;
1695
1696                 entry = &queue->entries[index];
1697                 priv_tx = entry->priv_data;
1698                 rt2x00_desc_read(priv_tx->desc, 0, &word);
1699
1700                 if (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) ||
1701                     !rt2x00_get_field32(word, TXD_W0_VALID))
1702                         return;
1703
1704                 entry_done = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
1705                 while (entry != entry_done) {
1706                         /* Catch up.
1707                          * Just report any entries we missed as failed.
1708                          */
1709                         WARNING(rt2x00dev,
1710                                 "TX status report missed for entry %d\n",
1711                                 entry_done->entry_idx);
1712
1713                         txdesc.status = TX_FAIL_OTHER;
1714                         txdesc.retry = 0;
1715
1716                         rt2x00pci_txdone(rt2x00dev, entry_done, &txdesc);
1717                         entry_done = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
1718                 }
1719
1720                 /*
1721                  * Obtain the status about this packet.
1722                  */
1723                 txdesc.status = rt2x00_get_field32(reg, STA_CSR4_TX_RESULT);
1724                 txdesc.retry = rt2x00_get_field32(reg, STA_CSR4_RETRY_COUNT);
1725
1726                 rt2x00pci_txdone(rt2x00dev, entry, &txdesc);
1727         }
1728 }
1729
1730 static irqreturn_t rt61pci_interrupt(int irq, void *dev_instance)
1731 {
1732         struct rt2x00_dev *rt2x00dev = dev_instance;
1733         u32 reg_mcu;
1734         u32 reg;
1735
1736         /*
1737          * Get the interrupt sources & saved to local variable.
1738          * Write register value back to clear pending interrupts.
1739          */
1740         rt2x00pci_register_read(rt2x00dev, MCU_INT_SOURCE_CSR, &reg_mcu);
1741         rt2x00pci_register_write(rt2x00dev, MCU_INT_SOURCE_CSR, reg_mcu);
1742
1743         rt2x00pci_register_read(rt2x00dev, INT_SOURCE_CSR, &reg);
1744         rt2x00pci_register_write(rt2x00dev, INT_SOURCE_CSR, reg);
1745
1746         if (!reg && !reg_mcu)
1747                 return IRQ_NONE;
1748
1749         if (!test_bit(DEVICE_ENABLED_RADIO, &rt2x00dev->flags))
1750                 return IRQ_HANDLED;
1751
1752         /*
1753          * Handle interrupts, walk through all bits
1754          * and run the tasks, the bits are checked in order of
1755          * priority.
1756          */
1757
1758         /*
1759          * 1 - Rx ring done interrupt.
1760          */
1761         if (rt2x00_get_field32(reg, INT_SOURCE_CSR_RXDONE))
1762                 rt2x00pci_rxdone(rt2x00dev);
1763
1764         /*
1765          * 2 - Tx ring done interrupt.
1766          */
1767         if (rt2x00_get_field32(reg, INT_SOURCE_CSR_TXDONE))
1768                 rt61pci_txdone(rt2x00dev);
1769
1770         /*
1771          * 3 - Handle MCU command done.
1772          */
1773         if (reg_mcu)
1774                 rt2x00pci_register_write(rt2x00dev,
1775                                          M2H_CMD_DONE_CSR, 0xffffffff);
1776
1777         return IRQ_HANDLED;
1778 }
1779
1780 /*
1781  * Device probe functions.
1782  */
1783 static int rt61pci_validate_eeprom(struct rt2x00_dev *rt2x00dev)
1784 {
1785         struct eeprom_93cx6 eeprom;
1786         u32 reg;
1787         u16 word;
1788         u8 *mac;
1789         s8 value;
1790
1791         rt2x00pci_register_read(rt2x00dev, E2PROM_CSR, &reg);
1792
1793         eeprom.data = rt2x00dev;
1794         eeprom.register_read = rt61pci_eepromregister_read;
1795         eeprom.register_write = rt61pci_eepromregister_write;
1796         eeprom.width = rt2x00_get_field32(reg, E2PROM_CSR_TYPE_93C46) ?
1797             PCI_EEPROM_WIDTH_93C46 : PCI_EEPROM_WIDTH_93C66;
1798         eeprom.reg_data_in = 0;
1799         eeprom.reg_data_out = 0;
1800         eeprom.reg_data_clock = 0;
1801         eeprom.reg_chip_select = 0;
1802
1803         eeprom_93cx6_multiread(&eeprom, EEPROM_BASE, rt2x00dev->eeprom,
1804                                EEPROM_SIZE / sizeof(u16));
1805
1806         /*
1807          * Start validation of the data that has been read.
1808          */
1809         mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
1810         if (!is_valid_ether_addr(mac)) {
1811                 DECLARE_MAC_BUF(macbuf);
1812
1813                 random_ether_addr(mac);
1814                 EEPROM(rt2x00dev, "MAC: %s\n", print_mac(macbuf, mac));
1815         }
1816
1817         rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
1818         if (word == 0xffff) {
1819                 rt2x00_set_field16(&word, EEPROM_ANTENNA_NUM, 2);
1820                 rt2x00_set_field16(&word, EEPROM_ANTENNA_TX_DEFAULT,
1821                                    ANTENNA_B);
1822                 rt2x00_set_field16(&word, EEPROM_ANTENNA_RX_DEFAULT,
1823                                    ANTENNA_B);
1824                 rt2x00_set_field16(&word, EEPROM_ANTENNA_FRAME_TYPE, 0);
1825                 rt2x00_set_field16(&word, EEPROM_ANTENNA_DYN_TXAGC, 0);
1826                 rt2x00_set_field16(&word, EEPROM_ANTENNA_HARDWARE_RADIO, 0);
1827                 rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF5225);
1828                 rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
1829                 EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
1830         }
1831
1832         rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
1833         if (word == 0xffff) {
1834                 rt2x00_set_field16(&word, EEPROM_NIC_ENABLE_DIVERSITY, 0);
1835                 rt2x00_set_field16(&word, EEPROM_NIC_TX_DIVERSITY, 0);
1836                 rt2x00_set_field16(&word, EEPROM_NIC_TX_RX_FIXED, 0);
1837                 rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_BG, 0);
1838                 rt2x00_set_field16(&word, EEPROM_NIC_CARDBUS_ACCEL, 0);
1839                 rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_A, 0);
1840                 rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
1841                 EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
1842         }
1843
1844         rt2x00_eeprom_read(rt2x00dev, EEPROM_LED, &word);
1845         if (word == 0xffff) {
1846                 rt2x00_set_field16(&word, EEPROM_LED_LED_MODE,
1847                                    LED_MODE_DEFAULT);
1848                 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED, word);
1849                 EEPROM(rt2x00dev, "Led: 0x%04x\n", word);
1850         }
1851
1852         rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
1853         if (word == 0xffff) {
1854                 rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
1855                 rt2x00_set_field16(&word, EEPROM_FREQ_SEQ, 0);
1856                 rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
1857                 EEPROM(rt2x00dev, "Freq: 0x%04x\n", word);
1858         }
1859
1860         rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_BG, &word);
1861         if (word == 0xffff) {
1862                 rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_1, 0);
1863                 rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_2, 0);
1864                 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_BG, word);
1865                 EEPROM(rt2x00dev, "RSSI OFFSET BG: 0x%04x\n", word);
1866         } else {
1867                 value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_BG_1);
1868                 if (value < -10 || value > 10)
1869                         rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_1, 0);
1870                 value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_BG_2);
1871                 if (value < -10 || value > 10)
1872                         rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_2, 0);
1873                 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_BG, word);
1874         }
1875
1876         rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_A, &word);
1877         if (word == 0xffff) {
1878                 rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_1, 0);
1879                 rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_2, 0);
1880                 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_A, word);
1881                 EEPROM(rt2x00dev, "RSSI OFFSET A: 0x%04x\n", word);
1882         } else {
1883                 value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_A_1);
1884                 if (value < -10 || value > 10)
1885                         rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_1, 0);
1886                 value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_A_2);
1887                 if (value < -10 || value > 10)
1888                         rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_2, 0);
1889                 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_A, word);
1890         }
1891
1892         return 0;
1893 }
1894
1895 static int rt61pci_init_eeprom(struct rt2x00_dev *rt2x00dev)
1896 {
1897         u32 reg;
1898         u16 value;
1899         u16 eeprom;
1900         u16 device;
1901
1902         /*
1903          * Read EEPROM word for configuration.
1904          */
1905         rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
1906
1907         /*
1908          * Identify RF chipset.
1909          * To determine the RT chip we have to read the
1910          * PCI header of the device.
1911          */
1912         pci_read_config_word(rt2x00dev_pci(rt2x00dev),
1913                              PCI_CONFIG_HEADER_DEVICE, &device);
1914         value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
1915         rt2x00pci_register_read(rt2x00dev, MAC_CSR0, &reg);
1916         rt2x00_set_chip(rt2x00dev, device, value, reg);
1917
1918         if (!rt2x00_rf(&rt2x00dev->chip, RF5225) &&
1919             !rt2x00_rf(&rt2x00dev->chip, RF5325) &&
1920             !rt2x00_rf(&rt2x00dev->chip, RF2527) &&
1921             !rt2x00_rf(&rt2x00dev->chip, RF2529)) {
1922                 ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
1923                 return -ENODEV;
1924         }
1925
1926         /*
1927          * Determine number of antenna's.
1928          */
1929         if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_NUM) == 2)
1930                 __set_bit(CONFIG_DOUBLE_ANTENNA, &rt2x00dev->flags);
1931
1932         /*
1933          * Identify default antenna configuration.
1934          */
1935         rt2x00dev->default_ant.tx =
1936             rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TX_DEFAULT);
1937         rt2x00dev->default_ant.rx =
1938             rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_DEFAULT);
1939
1940         /*
1941          * Read the Frame type.
1942          */
1943         if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_FRAME_TYPE))
1944                 __set_bit(CONFIG_FRAME_TYPE, &rt2x00dev->flags);
1945
1946         /*
1947          * Detect if this device has an hardware controlled radio.
1948          */
1949 #ifdef CONFIG_RT61PCI_RFKILL
1950         if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_HARDWARE_RADIO))
1951                 __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
1952 #endif /* CONFIG_RT61PCI_RFKILL */
1953
1954         /*
1955          * Read frequency offset and RF programming sequence.
1956          */
1957         rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
1958         if (rt2x00_get_field16(eeprom, EEPROM_FREQ_SEQ))
1959                 __set_bit(CONFIG_RF_SEQUENCE, &rt2x00dev->flags);
1960
1961         rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
1962
1963         /*
1964          * Read external LNA informations.
1965          */
1966         rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
1967
1968         if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_A))
1969                 __set_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
1970         if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_BG))
1971                 __set_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
1972
1973         /*
1974          * When working with a RF2529 chip without double antenna
1975          * the antenna settings should be gathered from the NIC
1976          * eeprom word.
1977          */
1978         if (rt2x00_rf(&rt2x00dev->chip, RF2529) &&
1979             !test_bit(CONFIG_DOUBLE_ANTENNA, &rt2x00dev->flags)) {
1980                 switch (rt2x00_get_field16(eeprom, EEPROM_NIC_TX_RX_FIXED)) {
1981                 case 0:
1982                         rt2x00dev->default_ant.tx = ANTENNA_B;
1983                         rt2x00dev->default_ant.rx = ANTENNA_A;
1984                         break;
1985                 case 1:
1986                         rt2x00dev->default_ant.tx = ANTENNA_B;
1987                         rt2x00dev->default_ant.rx = ANTENNA_B;
1988                         break;
1989                 case 2:
1990                         rt2x00dev->default_ant.tx = ANTENNA_A;
1991                         rt2x00dev->default_ant.rx = ANTENNA_A;
1992                         break;
1993                 case 3:
1994                         rt2x00dev->default_ant.tx = ANTENNA_A;
1995                         rt2x00dev->default_ant.rx = ANTENNA_B;
1996                         break;
1997                 }
1998
1999                 if (rt2x00_get_field16(eeprom, EEPROM_NIC_TX_DIVERSITY))
2000                         rt2x00dev->default_ant.tx = ANTENNA_SW_DIVERSITY;
2001                 if (rt2x00_get_field16(eeprom, EEPROM_NIC_ENABLE_DIVERSITY))
2002                         rt2x00dev->default_ant.rx = ANTENNA_SW_DIVERSITY;
2003         }
2004
2005         /*
2006          * Store led settings, for correct led behaviour.
2007          * If the eeprom value is invalid,
2008          * switch to default led mode.
2009          */
2010 #ifdef CONFIG_RT61PCI_LEDS
2011         rt2x00_eeprom_read(rt2x00dev, EEPROM_LED, &eeprom);
2012
2013         value = rt2x00_get_field16(eeprom, EEPROM_LED_LED_MODE);
2014
2015         switch (value) {
2016         case LED_MODE_TXRX_ACTIVITY:
2017         case LED_MODE_ASUS:
2018         case LED_MODE_ALPHA:
2019         case LED_MODE_DEFAULT:
2020                 rt2x00dev->led_flags =
2021                     LED_SUPPORT_RADIO | LED_SUPPORT_ASSOC;
2022                 break;
2023         case LED_MODE_SIGNAL_STRENGTH:
2024                 rt2x00dev->led_flags =
2025                     LED_SUPPORT_RADIO | LED_SUPPORT_ASSOC |
2026                     LED_SUPPORT_QUALITY;
2027                 break;
2028         }
2029
2030         rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_LED_MODE, value);
2031         rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_GPIO_0,
2032                            rt2x00_get_field16(eeprom,
2033                                               EEPROM_LED_POLARITY_GPIO_0));
2034         rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_GPIO_1,
2035                            rt2x00_get_field16(eeprom,
2036                                               EEPROM_LED_POLARITY_GPIO_1));
2037         rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_GPIO_2,
2038                            rt2x00_get_field16(eeprom,
2039                                               EEPROM_LED_POLARITY_GPIO_2));
2040         rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_GPIO_3,
2041                            rt2x00_get_field16(eeprom,
2042                                               EEPROM_LED_POLARITY_GPIO_3));
2043         rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_GPIO_4,
2044                            rt2x00_get_field16(eeprom,
2045                                               EEPROM_LED_POLARITY_GPIO_4));
2046         rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_ACT,
2047                            rt2x00_get_field16(eeprom, EEPROM_LED_POLARITY_ACT));
2048         rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_READY_BG,
2049                            rt2x00_get_field16(eeprom,
2050                                               EEPROM_LED_POLARITY_RDY_G));
2051         rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_READY_A,
2052                            rt2x00_get_field16(eeprom,
2053                                               EEPROM_LED_POLARITY_RDY_A));
2054 #endif /* CONFIG_RT61PCI_LEDS */
2055
2056         return 0;
2057 }
2058
2059 /*
2060  * RF value list for RF5225 & RF5325
2061  * Supports: 2.4 GHz & 5.2 GHz, rf_sequence disabled
2062  */
2063 static const struct rf_channel rf_vals_noseq[] = {
2064         { 1,  0x00002ccc, 0x00004786, 0x00068455, 0x000ffa0b },
2065         { 2,  0x00002ccc, 0x00004786, 0x00068455, 0x000ffa1f },
2066         { 3,  0x00002ccc, 0x0000478a, 0x00068455, 0x000ffa0b },
2067         { 4,  0x00002ccc, 0x0000478a, 0x00068455, 0x000ffa1f },
2068         { 5,  0x00002ccc, 0x0000478e, 0x00068455, 0x000ffa0b },
2069         { 6,  0x00002ccc, 0x0000478e, 0x00068455, 0x000ffa1f },
2070         { 7,  0x00002ccc, 0x00004792, 0x00068455, 0x000ffa0b },
2071         { 8,  0x00002ccc, 0x00004792, 0x00068455, 0x000ffa1f },
2072         { 9,  0x00002ccc, 0x00004796, 0x00068455, 0x000ffa0b },
2073         { 10, 0x00002ccc, 0x00004796, 0x00068455, 0x000ffa1f },
2074         { 11, 0x00002ccc, 0x0000479a, 0x00068455, 0x000ffa0b },
2075         { 12, 0x00002ccc, 0x0000479a, 0x00068455, 0x000ffa1f },
2076         { 13, 0x00002ccc, 0x0000479e, 0x00068455, 0x000ffa0b },
2077         { 14, 0x00002ccc, 0x000047a2, 0x00068455, 0x000ffa13 },
2078
2079         /* 802.11 UNI / HyperLan 2 */
2080         { 36, 0x00002ccc, 0x0000499a, 0x0009be55, 0x000ffa23 },
2081         { 40, 0x00002ccc, 0x000049a2, 0x0009be55, 0x000ffa03 },
2082         { 44, 0x00002ccc, 0x000049a6, 0x0009be55, 0x000ffa0b },
2083         { 48, 0x00002ccc, 0x000049aa, 0x0009be55, 0x000ffa13 },
2084         { 52, 0x00002ccc, 0x000049ae, 0x0009ae55, 0x000ffa1b },
2085         { 56, 0x00002ccc, 0x000049b2, 0x0009ae55, 0x000ffa23 },
2086         { 60, 0x00002ccc, 0x000049ba, 0x0009ae55, 0x000ffa03 },
2087         { 64, 0x00002ccc, 0x000049be, 0x0009ae55, 0x000ffa0b },
2088
2089         /* 802.11 HyperLan 2 */
2090         { 100, 0x00002ccc, 0x00004a2a, 0x000bae55, 0x000ffa03 },
2091         { 104, 0x00002ccc, 0x00004a2e, 0x000bae55, 0x000ffa0b },
2092         { 108, 0x00002ccc, 0x00004a32, 0x000bae55, 0x000ffa13 },
2093         { 112, 0x00002ccc, 0x00004a36, 0x000bae55, 0x000ffa1b },
2094         { 116, 0x00002ccc, 0x00004a3a, 0x000bbe55, 0x000ffa23 },
2095         { 120, 0x00002ccc, 0x00004a82, 0x000bbe55, 0x000ffa03 },
2096         { 124, 0x00002ccc, 0x00004a86, 0x000bbe55, 0x000ffa0b },
2097         { 128, 0x00002ccc, 0x00004a8a, 0x000bbe55, 0x000ffa13 },
2098         { 132, 0x00002ccc, 0x00004a8e, 0x000bbe55, 0x000ffa1b },
2099         { 136, 0x00002ccc, 0x00004a92, 0x000bbe55, 0x000ffa23 },
2100
2101         /* 802.11 UNII */
2102         { 140, 0x00002ccc, 0x00004a9a, 0x000bbe55, 0x000ffa03 },
2103         { 149, 0x00002ccc, 0x00004aa2, 0x000bbe55, 0x000ffa1f },
2104         { 153, 0x00002ccc, 0x00004aa6, 0x000bbe55, 0x000ffa27 },
2105         { 157, 0x00002ccc, 0x00004aae, 0x000bbe55, 0x000ffa07 },
2106         { 161, 0x00002ccc, 0x00004ab2, 0x000bbe55, 0x000ffa0f },
2107         { 165, 0x00002ccc, 0x00004ab6, 0x000bbe55, 0x000ffa17 },
2108
2109         /* MMAC(Japan)J52 ch 34,38,42,46 */
2110         { 34, 0x00002ccc, 0x0000499a, 0x0009be55, 0x000ffa0b },
2111         { 38, 0x00002ccc, 0x0000499e, 0x0009be55, 0x000ffa13 },
2112         { 42, 0x00002ccc, 0x000049a2, 0x0009be55, 0x000ffa1b },
2113         { 46, 0x00002ccc, 0x000049a6, 0x0009be55, 0x000ffa23 },
2114 };
2115
2116 /*
2117  * RF value list for RF5225 & RF5325
2118  * Supports: 2.4 GHz & 5.2 GHz, rf_sequence enabled
2119  */
2120 static const struct rf_channel rf_vals_seq[] = {
2121         { 1,  0x00002ccc, 0x00004786, 0x00068455, 0x000ffa0b },
2122         { 2,  0x00002ccc, 0x00004786, 0x00068455, 0x000ffa1f },
2123         { 3,  0x00002ccc, 0x0000478a, 0x00068455, 0x000ffa0b },
2124         { 4,  0x00002ccc, 0x0000478a, 0x00068455, 0x000ffa1f },
2125         { 5,  0x00002ccc, 0x0000478e, 0x00068455, 0x000ffa0b },
2126         { 6,  0x00002ccc, 0x0000478e, 0x00068455, 0x000ffa1f },
2127         { 7,  0x00002ccc, 0x00004792, 0x00068455, 0x000ffa0b },
2128         { 8,  0x00002ccc, 0x00004792, 0x00068455, 0x000ffa1f },
2129         { 9,  0x00002ccc, 0x00004796, 0x00068455, 0x000ffa0b },
2130         { 10, 0x00002ccc, 0x00004796, 0x00068455, 0x000ffa1f },
2131         { 11, 0x00002ccc, 0x0000479a, 0x00068455, 0x000ffa0b },
2132         { 12, 0x00002ccc, 0x0000479a, 0x00068455, 0x000ffa1f },
2133         { 13, 0x00002ccc, 0x0000479e, 0x00068455, 0x000ffa0b },
2134         { 14, 0x00002ccc, 0x000047a2, 0x00068455, 0x000ffa13 },
2135
2136         /* 802.11 UNI / HyperLan 2 */
2137         { 36, 0x00002cd4, 0x0004481a, 0x00098455, 0x000c0a03 },
2138         { 40, 0x00002cd0, 0x00044682, 0x00098455, 0x000c0a03 },
2139         { 44, 0x00002cd0, 0x00044686, 0x00098455, 0x000c0a1b },
2140         { 48, 0x00002cd0, 0x0004468e, 0x00098655, 0x000c0a0b },
2141         { 52, 0x00002cd0, 0x00044692, 0x00098855, 0x000c0a23 },
2142         { 56, 0x00002cd0, 0x0004469a, 0x00098c55, 0x000c0a13 },
2143         { 60, 0x00002cd0, 0x000446a2, 0x00098e55, 0x000c0a03 },
2144         { 64, 0x00002cd0, 0x000446a6, 0x00099255, 0x000c0a1b },
2145
2146         /* 802.11 HyperLan 2 */
2147         { 100, 0x00002cd4, 0x0004489a, 0x000b9855, 0x000c0a03 },
2148         { 104, 0x00002cd4, 0x000448a2, 0x000b9855, 0x000c0a03 },
2149         { 108, 0x00002cd4, 0x000448aa, 0x000b9855, 0x000c0a03 },
2150         { 112, 0x00002cd4, 0x000448b2, 0x000b9a55, 0x000c0a03 },
2151         { 116, 0x00002cd4, 0x000448ba, 0x000b9a55, 0x000c0a03 },
2152         { 120, 0x00002cd0, 0x00044702, 0x000b9a55, 0x000c0a03 },
2153         { 124, 0x00002cd0, 0x00044706, 0x000b9a55, 0x000c0a1b },
2154         { 128, 0x00002cd0, 0x0004470e, 0x000b9c55, 0x000c0a0b },
2155         { 132, 0x00002cd0, 0x00044712, 0x000b9c55, 0x000c0a23 },
2156         { 136, 0x00002cd0, 0x0004471a, 0x000b9e55, 0x000c0a13 },
2157
2158         /* 802.11 UNII */
2159         { 140, 0x00002cd0, 0x00044722, 0x000b9e55, 0x000c0a03 },
2160         { 149, 0x00002cd0, 0x0004472e, 0x000ba255, 0x000c0a1b },
2161         { 153, 0x00002cd0, 0x00044736, 0x000ba255, 0x000c0a0b },
2162         { 157, 0x00002cd4, 0x0004490a, 0x000ba255, 0x000c0a17 },
2163         { 161, 0x00002cd4, 0x00044912, 0x000ba255, 0x000c0a17 },
2164         { 165, 0x00002cd4, 0x0004491a, 0x000ba255, 0x000c0a17 },
2165
2166         /* MMAC(Japan)J52 ch 34,38,42,46 */
2167         { 34, 0x00002ccc, 0x0000499a, 0x0009be55, 0x000c0a0b },
2168         { 38, 0x00002ccc, 0x0000499e, 0x0009be55, 0x000c0a13 },
2169         { 42, 0x00002ccc, 0x000049a2, 0x0009be55, 0x000c0a1b },
2170         { 46, 0x00002ccc, 0x000049a6, 0x0009be55, 0x000c0a23 },
2171 };
2172
2173 static void rt61pci_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
2174 {
2175         struct hw_mode_spec *spec = &rt2x00dev->spec;
2176         u8 *txpower;
2177         unsigned int i;
2178
2179         /*
2180          * Initialize all hw fields.
2181          */
2182         rt2x00dev->hw->flags =
2183             IEEE80211_HW_HOST_GEN_BEACON_TEMPLATE |
2184             IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING;
2185         rt2x00dev->hw->extra_tx_headroom = 0;
2186         rt2x00dev->hw->max_signal = MAX_SIGNAL;
2187         rt2x00dev->hw->max_rssi = MAX_RX_SSI;
2188         rt2x00dev->hw->queues = 4;
2189
2190         SET_IEEE80211_DEV(rt2x00dev->hw, &rt2x00dev_pci(rt2x00dev)->dev);
2191         SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
2192                                 rt2x00_eeprom_addr(rt2x00dev,
2193                                                    EEPROM_MAC_ADDR_0));
2194
2195         /*
2196          * Convert tx_power array in eeprom.
2197          */
2198         txpower = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_G_START);
2199         for (i = 0; i < 14; i++)
2200                 txpower[i] = TXPOWER_FROM_DEV(txpower[i]);
2201
2202         /*
2203          * Initialize hw_mode information.
2204          */
2205         spec->num_modes = 2;
2206         spec->num_rates = 12;
2207         spec->tx_power_a = NULL;
2208         spec->tx_power_bg = txpower;
2209         spec->tx_power_default = DEFAULT_TXPOWER;
2210
2211         if (!test_bit(CONFIG_RF_SEQUENCE, &rt2x00dev->flags)) {
2212                 spec->num_channels = 14;
2213                 spec->channels = rf_vals_noseq;
2214         } else {
2215                 spec->num_channels = 14;
2216                 spec->channels = rf_vals_seq;
2217         }
2218
2219         if (rt2x00_rf(&rt2x00dev->chip, RF5225) ||
2220             rt2x00_rf(&rt2x00dev->chip, RF5325)) {
2221                 spec->num_modes = 3;
2222                 spec->num_channels = ARRAY_SIZE(rf_vals_seq);
2223
2224                 txpower = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A_START);
2225                 for (i = 0; i < 14; i++)
2226                         txpower[i] = TXPOWER_FROM_DEV(txpower[i]);
2227
2228                 spec->tx_power_a = txpower;
2229         }
2230 }
2231
2232 static int rt61pci_probe_hw(struct rt2x00_dev *rt2x00dev)
2233 {
2234         int retval;
2235
2236         /*
2237          * Allocate eeprom data.
2238          */
2239         retval = rt61pci_validate_eeprom(rt2x00dev);
2240         if (retval)
2241                 return retval;
2242
2243         retval = rt61pci_init_eeprom(rt2x00dev);
2244         if (retval)
2245                 return retval;
2246
2247         /*
2248          * Initialize hw specifications.
2249          */
2250         rt61pci_probe_hw_mode(rt2x00dev);
2251
2252         /*
2253          * This device requires firmware.
2254          */
2255         __set_bit(DRIVER_REQUIRE_FIRMWARE, &rt2x00dev->flags);
2256         __set_bit(DRIVER_REQUIRE_FIRMWARE_CRC_ITU_T, &rt2x00dev->flags);
2257
2258         /*
2259          * Set the rssi offset.
2260          */
2261         rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
2262
2263         return 0;
2264 }
2265
2266 /*
2267  * IEEE80211 stack callback functions.
2268  */
2269 static void rt61pci_configure_filter(struct ieee80211_hw *hw,
2270                                      unsigned int changed_flags,
2271                                      unsigned int *total_flags,
2272                                      int mc_count,
2273                                      struct dev_addr_list *mc_list)
2274 {
2275         struct rt2x00_dev *rt2x00dev = hw->priv;
2276         u32 reg;
2277
2278         /*
2279          * Mask off any flags we are going to ignore from
2280          * the total_flags field.
2281          */
2282         *total_flags &=
2283             FIF_ALLMULTI |
2284             FIF_FCSFAIL |
2285             FIF_PLCPFAIL |
2286             FIF_CONTROL |
2287             FIF_OTHER_BSS |
2288             FIF_PROMISC_IN_BSS;
2289
2290         /*
2291          * Apply some rules to the filters:
2292          * - Some filters imply different filters to be set.
2293          * - Some things we can't filter out at all.
2294          */
2295         if (mc_count)
2296                 *total_flags |= FIF_ALLMULTI;
2297         if (*total_flags & FIF_OTHER_BSS ||
2298             *total_flags & FIF_PROMISC_IN_BSS)
2299                 *total_flags |= FIF_PROMISC_IN_BSS | FIF_OTHER_BSS;
2300
2301         /*
2302          * Check if there is any work left for us.
2303          */
2304         if (rt2x00dev->packet_filter == *total_flags)
2305                 return;
2306         rt2x00dev->packet_filter = *total_flags;
2307
2308         /*
2309          * Start configuration steps.
2310          * Note that the version error will always be dropped
2311          * and broadcast frames will always be accepted since
2312          * there is no filter for it at this time.
2313          */
2314         rt2x00pci_register_read(rt2x00dev, TXRX_CSR0, &reg);
2315         rt2x00_set_field32(&reg, TXRX_CSR0_DROP_CRC,
2316                            !(*total_flags & FIF_FCSFAIL));
2317         rt2x00_set_field32(&reg, TXRX_CSR0_DROP_PHYSICAL,
2318                            !(*total_flags & FIF_PLCPFAIL));
2319         rt2x00_set_field32(&reg, TXRX_CSR0_DROP_CONTROL,
2320                            !(*total_flags & FIF_CONTROL));
2321         rt2x00_set_field32(&reg, TXRX_CSR0_DROP_NOT_TO_ME,
2322                            !(*total_flags & FIF_PROMISC_IN_BSS));
2323         rt2x00_set_field32(&reg, TXRX_CSR0_DROP_TO_DS,
2324                            !(*total_flags & FIF_PROMISC_IN_BSS));
2325         rt2x00_set_field32(&reg, TXRX_CSR0_DROP_VERSION_ERROR, 1);
2326         rt2x00_set_field32(&reg, TXRX_CSR0_DROP_MULTICAST,
2327                            !(*total_flags & FIF_ALLMULTI));
2328         rt2x00_set_field32(&reg, TXRX_CSR0_DROP_BROADCAST, 0);
2329         rt2x00_set_field32(&reg, TXRX_CSR0_DROP_ACK_CTS,
2330                            !(*total_flags & FIF_CONTROL));
2331         rt2x00pci_register_write(rt2x00dev, TXRX_CSR0, reg);
2332 }
2333
2334 static int rt61pci_set_retry_limit(struct ieee80211_hw *hw,
2335                                    u32 short_retry, u32 long_retry)
2336 {
2337         struct rt2x00_dev *rt2x00dev = hw->priv;
2338         u32 reg;
2339
2340         rt2x00pci_register_read(rt2x00dev, TXRX_CSR4, &reg);
2341         rt2x00_set_field32(&reg, TXRX_CSR4_LONG_RETRY_LIMIT, long_retry);
2342         rt2x00_set_field32(&reg, TXRX_CSR4_SHORT_RETRY_LIMIT, short_retry);
2343         rt2x00pci_register_write(rt2x00dev, TXRX_CSR4, reg);
2344
2345         return 0;
2346 }
2347
2348 static u64 rt61pci_get_tsf(struct ieee80211_hw *hw)
2349 {
2350         struct rt2x00_dev *rt2x00dev = hw->priv;
2351         u64 tsf;
2352         u32 reg;
2353
2354         rt2x00pci_register_read(rt2x00dev, TXRX_CSR13, &reg);
2355         tsf = (u64) rt2x00_get_field32(reg, TXRX_CSR13_HIGH_TSFTIMER) << 32;
2356         rt2x00pci_register_read(rt2x00dev, TXRX_CSR12, &reg);
2357         tsf |= rt2x00_get_field32(reg, TXRX_CSR12_LOW_TSFTIMER);
2358
2359         return tsf;
2360 }
2361
2362 static void rt61pci_reset_tsf(struct ieee80211_hw *hw)
2363 {
2364         struct rt2x00_dev *rt2x00dev = hw->priv;
2365
2366         rt2x00pci_register_write(rt2x00dev, TXRX_CSR12, 0);
2367         rt2x00pci_register_write(rt2x00dev, TXRX_CSR13, 0);
2368 }
2369
2370 static int rt61pci_beacon_update(struct ieee80211_hw *hw, struct sk_buff *skb,
2371                           struct ieee80211_tx_control *control)
2372 {
2373         struct rt2x00_dev *rt2x00dev = hw->priv;
2374         struct rt2x00_intf *intf = vif_to_intf(control->vif);
2375         struct skb_frame_desc *skbdesc;
2376         unsigned int beacon_base;
2377
2378         if (unlikely(!intf->beacon))
2379                 return -ENOBUFS;
2380
2381         /*
2382          * We need to append the descriptor in front of the
2383          * beacon frame.
2384          */
2385         if (skb_headroom(skb) < intf->beacon->queue->desc_size) {
2386                 if (pskb_expand_head(skb, intf->beacon->queue->desc_size,
2387                                      0, GFP_ATOMIC)) {
2388                         dev_kfree_skb(skb);
2389                         return -ENOMEM;
2390                 }
2391         }
2392
2393         /*
2394          * Add the descriptor in front of the skb.
2395          */
2396         skb_push(skb, intf->beacon->queue->desc_size);
2397         memset(skb->data, 0, intf->beacon->queue->desc_size);
2398
2399         /*
2400          * Fill in skb descriptor
2401          */
2402         skbdesc = get_skb_frame_desc(skb);
2403         memset(skbdesc, 0, sizeof(*skbdesc));
2404         skbdesc->flags |= FRAME_DESC_DRIVER_GENERATED;
2405         skbdesc->data = skb->data + intf->beacon->queue->desc_size;
2406         skbdesc->data_len = skb->len - intf->beacon->queue->desc_size;
2407         skbdesc->desc = skb->data;
2408         skbdesc->desc_len = intf->beacon->queue->desc_size;
2409         skbdesc->entry = intf->beacon;
2410
2411         /*
2412          * mac80211 doesn't provide the control->queue variable
2413          * for beacons. Set our own queue identification so
2414          * it can be used during descriptor initialization.
2415          */
2416         control->queue = RT2X00_BCN_QUEUE_BEACON;
2417         rt2x00lib_write_tx_desc(rt2x00dev, skb, control);
2418
2419         /*
2420          * Write entire beacon with descriptor to register,
2421          * and kick the beacon generator.
2422          */
2423         beacon_base = HW_BEACON_OFFSET(intf->beacon->entry_idx);
2424         rt2x00pci_register_multiwrite(rt2x00dev, beacon_base,
2425                                       skb->data, skb->len);
2426         rt61pci_kick_tx_queue(rt2x00dev, control->queue);
2427
2428         return 0;
2429 }
2430
2431 static const struct ieee80211_ops rt61pci_mac80211_ops = {
2432         .tx                     = rt2x00mac_tx,
2433         .start                  = rt2x00mac_start,
2434         .stop                   = rt2x00mac_stop,
2435         .add_interface          = rt2x00mac_add_interface,
2436         .remove_interface       = rt2x00mac_remove_interface,
2437         .config                 = rt2x00mac_config,
2438         .config_interface       = rt2x00mac_config_interface,
2439         .configure_filter       = rt61pci_configure_filter,
2440         .get_stats              = rt2x00mac_get_stats,
2441         .set_retry_limit        = rt61pci_set_retry_limit,
2442         .bss_info_changed       = rt2x00mac_bss_info_changed,
2443         .conf_tx                = rt2x00mac_conf_tx,
2444         .get_tx_stats           = rt2x00mac_get_tx_stats,
2445         .get_tsf                = rt61pci_get_tsf,
2446         .reset_tsf              = rt61pci_reset_tsf,
2447         .beacon_update          = rt61pci_beacon_update,
2448 };
2449
2450 static const struct rt2x00lib_ops rt61pci_rt2x00_ops = {
2451         .irq_handler            = rt61pci_interrupt,
2452         .probe_hw               = rt61pci_probe_hw,
2453         .get_firmware_name      = rt61pci_get_firmware_name,
2454         .load_firmware          = rt61pci_load_firmware,
2455         .initialize             = rt2x00pci_initialize,
2456         .uninitialize           = rt2x00pci_uninitialize,
2457         .init_rxentry           = rt61pci_init_rxentry,
2458         .init_txentry           = rt61pci_init_txentry,
2459         .set_device_state       = rt61pci_set_device_state,
2460         .rfkill_poll            = rt61pci_rfkill_poll,
2461         .link_stats             = rt61pci_link_stats,
2462         .reset_tuner            = rt61pci_reset_tuner,
2463         .link_tuner             = rt61pci_link_tuner,
2464         .led_brightness         = rt61pci_led_brightness,
2465         .write_tx_desc          = rt61pci_write_tx_desc,
2466         .write_tx_data          = rt2x00pci_write_tx_data,
2467         .kick_tx_queue          = rt61pci_kick_tx_queue,
2468         .fill_rxdone            = rt61pci_fill_rxdone,
2469         .config_intf            = rt61pci_config_intf,
2470         .config_preamble        = rt61pci_config_preamble,
2471         .config                 = rt61pci_config,
2472 };
2473
2474 static const struct data_queue_desc rt61pci_queue_rx = {
2475         .entry_num              = RX_ENTRIES,
2476         .data_size              = DATA_FRAME_SIZE,
2477         .desc_size              = RXD_DESC_SIZE,
2478         .priv_size              = sizeof(struct queue_entry_priv_pci_rx),
2479 };
2480
2481 static const struct data_queue_desc rt61pci_queue_tx = {
2482         .entry_num              = TX_ENTRIES,
2483         .data_size              = DATA_FRAME_SIZE,
2484         .desc_size              = TXD_DESC_SIZE,
2485         .priv_size              = sizeof(struct queue_entry_priv_pci_tx),
2486 };
2487
2488 static const struct data_queue_desc rt61pci_queue_bcn = {
2489         .entry_num              = 4 * BEACON_ENTRIES,
2490         .data_size              = MGMT_FRAME_SIZE,
2491         .desc_size              = TXINFO_SIZE,
2492         .priv_size              = sizeof(struct queue_entry_priv_pci_tx),
2493 };
2494
2495 static const struct rt2x00_ops rt61pci_ops = {
2496         .name           = KBUILD_MODNAME,
2497         .max_sta_intf   = 1,
2498         .max_ap_intf    = 4,
2499         .eeprom_size    = EEPROM_SIZE,
2500         .rf_size        = RF_SIZE,
2501         .rx             = &rt61pci_queue_rx,
2502         .tx             = &rt61pci_queue_tx,
2503         .bcn            = &rt61pci_queue_bcn,
2504         .lib            = &rt61pci_rt2x00_ops,
2505         .hw             = &rt61pci_mac80211_ops,
2506 #ifdef CONFIG_RT2X00_LIB_DEBUGFS
2507         .debugfs        = &rt61pci_rt2x00debug,
2508 #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
2509 };
2510
2511 /*
2512  * RT61pci module information.
2513  */
2514 static struct pci_device_id rt61pci_device_table[] = {
2515         /* RT2561s */
2516         { PCI_DEVICE(0x1814, 0x0301), PCI_DEVICE_DATA(&rt61pci_ops) },
2517         /* RT2561 v2 */
2518         { PCI_DEVICE(0x1814, 0x0302), PCI_DEVICE_DATA(&rt61pci_ops) },
2519         /* RT2661 */
2520         { PCI_DEVICE(0x1814, 0x0401), PCI_DEVICE_DATA(&rt61pci_ops) },
2521         { 0, }
2522 };
2523
2524 MODULE_AUTHOR(DRV_PROJECT);
2525 MODULE_VERSION(DRV_VERSION);
2526 MODULE_DESCRIPTION("Ralink RT61 PCI & PCMCIA Wireless LAN driver.");
2527 MODULE_SUPPORTED_DEVICE("Ralink RT2561, RT2561s & RT2661 "
2528                         "PCI & PCMCIA chipset based cards");
2529 MODULE_DEVICE_TABLE(pci, rt61pci_device_table);
2530 MODULE_FIRMWARE(FIRMWARE_RT2561);
2531 MODULE_FIRMWARE(FIRMWARE_RT2561s);
2532 MODULE_FIRMWARE(FIRMWARE_RT2661);
2533 MODULE_LICENSE("GPL");
2534
2535 static struct pci_driver rt61pci_driver = {
2536         .name           = KBUILD_MODNAME,
2537         .id_table       = rt61pci_device_table,
2538         .probe          = rt2x00pci_probe,
2539         .remove         = __devexit_p(rt2x00pci_remove),
2540         .suspend        = rt2x00pci_suspend,
2541         .resume         = rt2x00pci_resume,
2542 };
2543
2544 static int __init rt61pci_init(void)
2545 {
2546         return pci_register_driver(&rt61pci_driver);
2547 }
2548
2549 static void __exit rt61pci_exit(void)
2550 {
2551         pci_unregister_driver(&rt61pci_driver);
2552 }
2553
2554 module_init(rt61pci_init);
2555 module_exit(rt61pci_exit);