2 * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
3 * Copyright (c) 2004-2005 Atheros Communications, Inc.
4 * Copyright (c) 2006 Devicescape Software, Inc.
5 * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
6 * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer,
15 * without modification.
16 * 2. Redistributions in binary form must reproduce at minimum a disclaimer
17 * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
18 * redistribution must be conditioned upon including a substantially
19 * similar Disclaimer requirement for further binary redistribution.
20 * 3. Neither the names of the above-listed copyright holders nor the names
21 * of any contributors may be used to endorse or promote products derived
22 * from this software without specific prior written permission.
24 * Alternatively, this software may be distributed under the terms of the
25 * GNU General Public License ("GPL") version 2 as published by the Free
26 * Software Foundation.
29 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
30 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
31 * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
32 * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
33 * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
34 * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
35 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
36 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
37 * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
38 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
39 * THE POSSIBILITY OF SUCH DAMAGES.
43 #include <linux/module.h>
44 #include <linux/delay.h>
45 #include <linux/hardirq.h>
48 #include <linux/netdevice.h>
49 #include <linux/cache.h>
50 #include <linux/pci.h>
51 #include <linux/ethtool.h>
52 #include <linux/uaccess.h>
54 #include <net/ieee80211_radiotap.h>
56 #include <asm/unaligned.h>
62 static int ath5k_calinterval = 10; /* Calibrate PHY every 10 secs (TODO: Fixme) */
70 MODULE_AUTHOR("Jiri Slaby");
71 MODULE_AUTHOR("Nick Kossifidis");
72 MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
73 MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
74 MODULE_LICENSE("Dual BSD/GPL");
75 MODULE_VERSION("0.5.0 (EXPERIMENTAL)");
79 static struct pci_device_id ath5k_pci_id_table[] __devinitdata = {
80 { PCI_VDEVICE(ATHEROS, 0x0207), .driver_data = AR5K_AR5210 }, /* 5210 early */
81 { PCI_VDEVICE(ATHEROS, 0x0007), .driver_data = AR5K_AR5210 }, /* 5210 */
82 { PCI_VDEVICE(ATHEROS, 0x0011), .driver_data = AR5K_AR5211 }, /* 5311 - this is on AHB bus !*/
83 { PCI_VDEVICE(ATHEROS, 0x0012), .driver_data = AR5K_AR5211 }, /* 5211 */
84 { PCI_VDEVICE(ATHEROS, 0x0013), .driver_data = AR5K_AR5212 }, /* 5212 */
85 { PCI_VDEVICE(3COM_2, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 5212 */
86 { PCI_VDEVICE(3COM, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 3CRDAG675 5212 */
87 { PCI_VDEVICE(ATHEROS, 0x1014), .driver_data = AR5K_AR5212 }, /* IBM minipci 5212 */
88 { PCI_VDEVICE(ATHEROS, 0x0014), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
89 { PCI_VDEVICE(ATHEROS, 0x0015), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
90 { PCI_VDEVICE(ATHEROS, 0x0016), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
91 { PCI_VDEVICE(ATHEROS, 0x0017), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
92 { PCI_VDEVICE(ATHEROS, 0x0018), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
93 { PCI_VDEVICE(ATHEROS, 0x0019), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
94 { PCI_VDEVICE(ATHEROS, 0x001a), .driver_data = AR5K_AR5212 }, /* 2413 Griffin-lite */
95 { PCI_VDEVICE(ATHEROS, 0x001b), .driver_data = AR5K_AR5212 }, /* 5413 Eagle */
96 { PCI_VDEVICE(ATHEROS, 0x001c), .driver_data = AR5K_AR5212 }, /* 5424 Condor (PCI-E)*/
99 MODULE_DEVICE_TABLE(pci, ath5k_pci_id_table);
102 static struct ath5k_srev_name srev_names[] = {
103 { "5210", AR5K_VERSION_VER, AR5K_SREV_VER_AR5210 },
104 { "5311", AR5K_VERSION_VER, AR5K_SREV_VER_AR5311 },
105 { "5311A", AR5K_VERSION_VER, AR5K_SREV_VER_AR5311A },
106 { "5311B", AR5K_VERSION_VER, AR5K_SREV_VER_AR5311B },
107 { "5211", AR5K_VERSION_VER, AR5K_SREV_VER_AR5211 },
108 { "5212", AR5K_VERSION_VER, AR5K_SREV_VER_AR5212 },
109 { "5213", AR5K_VERSION_VER, AR5K_SREV_VER_AR5213 },
110 { "5213A", AR5K_VERSION_VER, AR5K_SREV_VER_AR5213A },
111 { "2413", AR5K_VERSION_VER, AR5K_SREV_VER_AR2413 },
112 { "2414", AR5K_VERSION_VER, AR5K_SREV_VER_AR2414 },
113 { "2424", AR5K_VERSION_VER, AR5K_SREV_VER_AR2424 },
114 { "5424", AR5K_VERSION_VER, AR5K_SREV_VER_AR5424 },
115 { "5413", AR5K_VERSION_VER, AR5K_SREV_VER_AR5413 },
116 { "5414", AR5K_VERSION_VER, AR5K_SREV_VER_AR5414 },
117 { "5416", AR5K_VERSION_VER, AR5K_SREV_VER_AR5416 },
118 { "5418", AR5K_VERSION_VER, AR5K_SREV_VER_AR5418 },
119 { "2425", AR5K_VERSION_VER, AR5K_SREV_VER_AR2425 },
120 { "xxxxx", AR5K_VERSION_VER, AR5K_SREV_UNKNOWN },
121 { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
122 { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
123 { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
124 { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
125 { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
126 { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
127 { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
128 { "SChip", AR5K_VERSION_RAD, AR5K_SREV_RAD_SC0 },
129 { "SChip", AR5K_VERSION_RAD, AR5K_SREV_RAD_SC1 },
130 { "SChip", AR5K_VERSION_RAD, AR5K_SREV_RAD_SC2 },
131 { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
132 { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
136 * Prototypes - PCI stack related functions
138 static int __devinit ath5k_pci_probe(struct pci_dev *pdev,
139 const struct pci_device_id *id);
140 static void __devexit ath5k_pci_remove(struct pci_dev *pdev);
142 static int ath5k_pci_suspend(struct pci_dev *pdev,
144 static int ath5k_pci_resume(struct pci_dev *pdev);
146 #define ath5k_pci_suspend NULL
147 #define ath5k_pci_resume NULL
148 #endif /* CONFIG_PM */
150 static struct pci_driver ath5k_pci_driver = {
152 .id_table = ath5k_pci_id_table,
153 .probe = ath5k_pci_probe,
154 .remove = __devexit_p(ath5k_pci_remove),
155 .suspend = ath5k_pci_suspend,
156 .resume = ath5k_pci_resume,
162 * Prototypes - MAC 802.11 stack related functions
164 static int ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb);
165 static int ath5k_reset(struct ieee80211_hw *hw);
166 static int ath5k_start(struct ieee80211_hw *hw);
167 static void ath5k_stop(struct ieee80211_hw *hw);
168 static int ath5k_add_interface(struct ieee80211_hw *hw,
169 struct ieee80211_if_init_conf *conf);
170 static void ath5k_remove_interface(struct ieee80211_hw *hw,
171 struct ieee80211_if_init_conf *conf);
172 static int ath5k_config(struct ieee80211_hw *hw,
173 struct ieee80211_conf *conf);
174 static int ath5k_config_interface(struct ieee80211_hw *hw,
175 struct ieee80211_vif *vif,
176 struct ieee80211_if_conf *conf);
177 static void ath5k_configure_filter(struct ieee80211_hw *hw,
178 unsigned int changed_flags,
179 unsigned int *new_flags,
180 int mc_count, struct dev_mc_list *mclist);
181 static int ath5k_set_key(struct ieee80211_hw *hw,
182 enum set_key_cmd cmd,
183 const u8 *local_addr, const u8 *addr,
184 struct ieee80211_key_conf *key);
185 static int ath5k_get_stats(struct ieee80211_hw *hw,
186 struct ieee80211_low_level_stats *stats);
187 static int ath5k_get_tx_stats(struct ieee80211_hw *hw,
188 struct ieee80211_tx_queue_stats *stats);
189 static u64 ath5k_get_tsf(struct ieee80211_hw *hw);
190 static void ath5k_reset_tsf(struct ieee80211_hw *hw);
191 static int ath5k_beacon_update(struct ieee80211_hw *hw,
192 struct sk_buff *skb);
194 static struct ieee80211_ops ath5k_hw_ops = {
196 .start = ath5k_start,
198 .add_interface = ath5k_add_interface,
199 .remove_interface = ath5k_remove_interface,
200 .config = ath5k_config,
201 .config_interface = ath5k_config_interface,
202 .configure_filter = ath5k_configure_filter,
203 .set_key = ath5k_set_key,
204 .get_stats = ath5k_get_stats,
206 .get_tx_stats = ath5k_get_tx_stats,
207 .get_tsf = ath5k_get_tsf,
208 .reset_tsf = ath5k_reset_tsf,
212 * Prototypes - Internal functions
215 static int ath5k_attach(struct pci_dev *pdev,
216 struct ieee80211_hw *hw);
217 static void ath5k_detach(struct pci_dev *pdev,
218 struct ieee80211_hw *hw);
219 /* Channel/mode setup */
220 static inline short ath5k_ieee2mhz(short chan);
221 static unsigned int ath5k_copy_rates(struct ieee80211_rate *rates,
222 const struct ath5k_rate_table *rt,
224 static unsigned int ath5k_copy_channels(struct ath5k_hw *ah,
225 struct ieee80211_channel *channels,
228 static int ath5k_getchannels(struct ieee80211_hw *hw);
229 static int ath5k_chan_set(struct ath5k_softc *sc,
230 struct ieee80211_channel *chan);
231 static void ath5k_setcurmode(struct ath5k_softc *sc,
233 static void ath5k_mode_setup(struct ath5k_softc *sc);
234 static void ath5k_set_total_hw_rates(struct ath5k_softc *sc);
236 /* Descriptor setup */
237 static int ath5k_desc_alloc(struct ath5k_softc *sc,
238 struct pci_dev *pdev);
239 static void ath5k_desc_free(struct ath5k_softc *sc,
240 struct pci_dev *pdev);
242 static int ath5k_rxbuf_setup(struct ath5k_softc *sc,
243 struct ath5k_buf *bf);
244 static int ath5k_txbuf_setup(struct ath5k_softc *sc,
245 struct ath5k_buf *bf);
246 static inline void ath5k_txbuf_free(struct ath5k_softc *sc,
247 struct ath5k_buf *bf)
252 pci_unmap_single(sc->pdev, bf->skbaddr, bf->skb->len,
254 dev_kfree_skb(bf->skb);
259 static struct ath5k_txq *ath5k_txq_setup(struct ath5k_softc *sc,
260 int qtype, int subtype);
261 static int ath5k_beaconq_setup(struct ath5k_hw *ah);
262 static int ath5k_beaconq_config(struct ath5k_softc *sc);
263 static void ath5k_txq_drainq(struct ath5k_softc *sc,
264 struct ath5k_txq *txq);
265 static void ath5k_txq_cleanup(struct ath5k_softc *sc);
266 static void ath5k_txq_release(struct ath5k_softc *sc);
268 static int ath5k_rx_start(struct ath5k_softc *sc);
269 static void ath5k_rx_stop(struct ath5k_softc *sc);
270 static unsigned int ath5k_rx_decrypted(struct ath5k_softc *sc,
271 struct ath5k_desc *ds,
273 struct ath5k_rx_status *rs);
274 static void ath5k_tasklet_rx(unsigned long data);
276 static void ath5k_tx_processq(struct ath5k_softc *sc,
277 struct ath5k_txq *txq);
278 static void ath5k_tasklet_tx(unsigned long data);
279 /* Beacon handling */
280 static int ath5k_beacon_setup(struct ath5k_softc *sc,
281 struct ath5k_buf *bf);
282 static void ath5k_beacon_send(struct ath5k_softc *sc);
283 static void ath5k_beacon_config(struct ath5k_softc *sc);
284 static void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
286 static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
288 u64 tsf = ath5k_hw_get_tsf64(ah);
290 if ((tsf & 0x7fff) < rstamp)
293 return (tsf & ~0x7fff) | rstamp;
296 /* Interrupt handling */
297 static int ath5k_init(struct ath5k_softc *sc);
298 static int ath5k_stop_locked(struct ath5k_softc *sc);
299 static int ath5k_stop_hw(struct ath5k_softc *sc);
300 static irqreturn_t ath5k_intr(int irq, void *dev_id);
301 static void ath5k_tasklet_reset(unsigned long data);
303 static void ath5k_calibrate(unsigned long data);
305 static int ath5k_init_leds(struct ath5k_softc *sc);
306 static void ath5k_led_enable(struct ath5k_softc *sc);
307 static void ath5k_led_off(struct ath5k_softc *sc);
308 static void ath5k_unregister_leds(struct ath5k_softc *sc);
311 * Module init/exit functions
320 ret = pci_register_driver(&ath5k_pci_driver);
322 printk(KERN_ERR "ath5k_pci: can't register pci driver\n");
332 pci_unregister_driver(&ath5k_pci_driver);
334 ath5k_debug_finish();
337 module_init(init_ath5k_pci);
338 module_exit(exit_ath5k_pci);
341 /********************\
342 * PCI Initialization *
343 \********************/
346 ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
348 const char *name = "xxxxx";
351 for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
352 if (srev_names[i].sr_type != type)
354 if ((val & 0xff) < srev_names[i + 1].sr_val) {
355 name = srev_names[i].sr_name;
364 ath5k_pci_probe(struct pci_dev *pdev,
365 const struct pci_device_id *id)
368 struct ath5k_softc *sc;
369 struct ieee80211_hw *hw;
373 ret = pci_enable_device(pdev);
375 dev_err(&pdev->dev, "can't enable device\n");
379 /* XXX 32-bit addressing only */
380 ret = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
382 dev_err(&pdev->dev, "32-bit DMA not available\n");
387 * Cache line size is used to size and align various
388 * structures used to communicate with the hardware.
390 pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
393 * Linux 2.4.18 (at least) writes the cache line size
394 * register as a 16-bit wide register which is wrong.
395 * We must have this setup properly for rx buffer
396 * DMA to work so force a reasonable value here if it
399 csz = L1_CACHE_BYTES / sizeof(u32);
400 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
403 * The default setting of latency timer yields poor results,
404 * set it to the value used by other systems. It may be worth
405 * tweaking this setting more.
407 pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
409 /* Enable bus mastering */
410 pci_set_master(pdev);
413 * Disable the RETRY_TIMEOUT register (0x41) to keep
414 * PCI Tx retries from interfering with C3 CPU state.
416 pci_write_config_byte(pdev, 0x41, 0);
418 ret = pci_request_region(pdev, 0, "ath5k");
420 dev_err(&pdev->dev, "cannot reserve PCI memory region\n");
424 mem = pci_iomap(pdev, 0, 0);
426 dev_err(&pdev->dev, "cannot remap PCI memory region\n") ;
432 * Allocate hw (mac80211 main struct)
433 * and hw->priv (driver private data)
435 hw = ieee80211_alloc_hw(sizeof(*sc), &ath5k_hw_ops);
437 dev_err(&pdev->dev, "cannot allocate ieee80211_hw\n");
442 dev_info(&pdev->dev, "registered as '%s'\n", wiphy_name(hw->wiphy));
444 /* Initialize driver private data */
445 SET_IEEE80211_DEV(hw, &pdev->dev);
446 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
447 IEEE80211_HW_SIGNAL_DBM |
448 IEEE80211_HW_NOISE_DBM;
449 hw->extra_tx_headroom = 2;
450 hw->channel_change_time = 5000;
455 ath5k_debug_init_device(sc);
458 * Mark the device as detached to avoid processing
459 * interrupts until setup is complete.
461 __set_bit(ATH_STAT_INVALID, sc->status);
463 sc->iobase = mem; /* So we can unmap it on detach */
464 sc->cachelsz = csz * sizeof(u32); /* convert to bytes */
465 sc->opmode = IEEE80211_IF_TYPE_STA;
466 mutex_init(&sc->lock);
467 spin_lock_init(&sc->rxbuflock);
468 spin_lock_init(&sc->txbuflock);
470 /* Set private data */
471 pci_set_drvdata(pdev, hw);
473 /* Setup interrupt handler */
474 ret = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
476 ATH5K_ERR(sc, "request_irq failed\n");
480 /* Initialize device */
481 sc->ah = ath5k_hw_attach(sc, id->driver_data);
482 if (IS_ERR(sc->ah)) {
483 ret = PTR_ERR(sc->ah);
487 /* Finish private driver data initialization */
488 ret = ath5k_attach(pdev, hw);
492 ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
493 ath5k_chip_name(AR5K_VERSION_VER,sc->ah->ah_mac_srev),
495 sc->ah->ah_phy_revision);
497 if (!sc->ah->ah_single_chip) {
498 /* Single chip radio (!RF5111) */
499 if (sc->ah->ah_radio_5ghz_revision &&
500 !sc->ah->ah_radio_2ghz_revision) {
501 /* No 5GHz support -> report 2GHz radio */
502 if (!test_bit(AR5K_MODE_11A,
503 sc->ah->ah_capabilities.cap_mode)) {
504 ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
505 ath5k_chip_name(AR5K_VERSION_RAD,
506 sc->ah->ah_radio_5ghz_revision),
507 sc->ah->ah_radio_5ghz_revision);
508 /* No 2GHz support (5110 and some
509 * 5Ghz only cards) -> report 5Ghz radio */
510 } else if (!test_bit(AR5K_MODE_11B,
511 sc->ah->ah_capabilities.cap_mode)) {
512 ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
513 ath5k_chip_name(AR5K_VERSION_RAD,
514 sc->ah->ah_radio_5ghz_revision),
515 sc->ah->ah_radio_5ghz_revision);
516 /* Multiband radio */
518 ATH5K_INFO(sc, "RF%s multiband radio found"
520 ath5k_chip_name(AR5K_VERSION_RAD,
521 sc->ah->ah_radio_5ghz_revision),
522 sc->ah->ah_radio_5ghz_revision);
525 /* Multi chip radio (RF5111 - RF2111) ->
526 * report both 2GHz/5GHz radios */
527 else if (sc->ah->ah_radio_5ghz_revision &&
528 sc->ah->ah_radio_2ghz_revision){
529 ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
530 ath5k_chip_name(AR5K_VERSION_RAD,
531 sc->ah->ah_radio_5ghz_revision),
532 sc->ah->ah_radio_5ghz_revision);
533 ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
534 ath5k_chip_name(AR5K_VERSION_RAD,
535 sc->ah->ah_radio_2ghz_revision),
536 sc->ah->ah_radio_2ghz_revision);
541 /* ready to process interrupts */
542 __clear_bit(ATH_STAT_INVALID, sc->status);
546 ath5k_hw_detach(sc->ah);
548 free_irq(pdev->irq, sc);
550 ieee80211_free_hw(hw);
552 pci_iounmap(pdev, mem);
554 pci_release_region(pdev, 0);
556 pci_disable_device(pdev);
561 static void __devexit
562 ath5k_pci_remove(struct pci_dev *pdev)
564 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
565 struct ath5k_softc *sc = hw->priv;
567 ath5k_debug_finish_device(sc);
568 ath5k_detach(pdev, hw);
569 ath5k_hw_detach(sc->ah);
570 free_irq(pdev->irq, sc);
571 pci_iounmap(pdev, sc->iobase);
572 pci_release_region(pdev, 0);
573 pci_disable_device(pdev);
574 ieee80211_free_hw(hw);
579 ath5k_pci_suspend(struct pci_dev *pdev, pm_message_t state)
581 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
582 struct ath5k_softc *sc = hw->priv;
588 free_irq(pdev->irq, sc);
589 pci_save_state(pdev);
590 pci_disable_device(pdev);
591 pci_set_power_state(pdev, PCI_D3hot);
597 ath5k_pci_resume(struct pci_dev *pdev)
599 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
600 struct ath5k_softc *sc = hw->priv;
601 struct ath5k_hw *ah = sc->ah;
604 pci_restore_state(pdev);
606 err = pci_enable_device(pdev);
611 * Suspend/Resume resets the PCI configuration space, so we have to
612 * re-disable the RETRY_TIMEOUT register (0x41) to keep
613 * PCI Tx retries from interfering with C3 CPU state
615 pci_write_config_byte(pdev, 0x41, 0);
617 err = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
619 ATH5K_ERR(sc, "request_irq failed\n");
623 err = ath5k_init(sc);
626 ath5k_led_enable(sc);
629 * Reset the key cache since some parts do not
630 * reset the contents on initial power up or resume.
632 * FIXME: This may need to be revisited when mac80211 becomes
633 * aware of suspend/resume.
635 for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
636 ath5k_hw_reset_key(ah, i);
640 free_irq(pdev->irq, sc);
642 pci_disable_device(pdev);
645 #endif /* CONFIG_PM */
649 /***********************\
650 * Driver Initialization *
651 \***********************/
654 ath5k_attach(struct pci_dev *pdev, struct ieee80211_hw *hw)
656 struct ath5k_softc *sc = hw->priv;
657 struct ath5k_hw *ah = sc->ah;
662 ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "devid 0x%x\n", pdev->device);
665 * Check if the MAC has multi-rate retry support.
666 * We do this by trying to setup a fake extended
667 * descriptor. MAC's that don't have support will
668 * return false w/o doing anything. MAC's that do
669 * support it will return true w/o doing anything.
671 ret = ah->ah_setup_xtx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
675 __set_bit(ATH_STAT_MRRETRY, sc->status);
678 * Reset the key cache since some parts do not
679 * reset the contents on initial power up.
681 for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
682 ath5k_hw_reset_key(ah, i);
685 * Collect the channel list. The 802.11 layer
686 * is resposible for filtering this list based
687 * on settings like the phy mode and regulatory
688 * domain restrictions.
690 ret = ath5k_getchannels(hw);
692 ATH5K_ERR(sc, "can't get channels\n");
696 /* Set *_rates so we can map hw rate index */
697 ath5k_set_total_hw_rates(sc);
699 /* NB: setup here so ath5k_rate_update is happy */
700 if (test_bit(AR5K_MODE_11A, ah->ah_modes))
701 ath5k_setcurmode(sc, AR5K_MODE_11A);
703 ath5k_setcurmode(sc, AR5K_MODE_11B);
706 * Allocate tx+rx descriptors and populate the lists.
708 ret = ath5k_desc_alloc(sc, pdev);
710 ATH5K_ERR(sc, "can't allocate descriptors\n");
715 * Allocate hardware transmit queues: one queue for
716 * beacon frames and one data queue for each QoS
717 * priority. Note that hw functions handle reseting
718 * these queues at the needed time.
720 ret = ath5k_beaconq_setup(ah);
722 ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
727 sc->txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
728 if (IS_ERR(sc->txq)) {
729 ATH5K_ERR(sc, "can't setup xmit queue\n");
730 ret = PTR_ERR(sc->txq);
734 tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
735 tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
736 tasklet_init(&sc->restq, ath5k_tasklet_reset, (unsigned long)sc);
737 setup_timer(&sc->calib_tim, ath5k_calibrate, (unsigned long)sc);
739 ath5k_hw_get_lladdr(ah, mac);
740 SET_IEEE80211_PERM_ADDR(hw, mac);
741 /* All MAC address bits matter for ACKs */
742 memset(sc->bssidmask, 0xff, ETH_ALEN);
743 ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
745 ret = ieee80211_register_hw(hw);
747 ATH5K_ERR(sc, "can't register ieee80211 hw\n");
755 ath5k_txq_release(sc);
757 ath5k_hw_release_tx_queue(ah, sc->bhalq);
759 ath5k_desc_free(sc, pdev);
765 ath5k_detach(struct pci_dev *pdev, struct ieee80211_hw *hw)
767 struct ath5k_softc *sc = hw->priv;
770 * NB: the order of these is important:
771 * o call the 802.11 layer before detaching ath5k_hw to
772 * insure callbacks into the driver to delete global
773 * key cache entries can be handled
774 * o reclaim the tx queue data structures after calling
775 * the 802.11 layer as we'll get called back to reclaim
776 * node state and potentially want to use them
777 * o to cleanup the tx queues the hal is called, so detach
779 * XXX: ??? detach ath5k_hw ???
780 * Other than that, it's straightforward...
782 ieee80211_unregister_hw(hw);
783 ath5k_desc_free(sc, pdev);
784 ath5k_txq_release(sc);
785 ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
786 ath5k_unregister_leds(sc);
789 * NB: can't reclaim these until after ieee80211_ifdetach
790 * returns because we'll get called back to reclaim node
791 * state and potentially want to use them.
798 /********************\
799 * Channel/mode setup *
800 \********************/
803 * Convert IEEE channel number to MHz frequency.
806 ath5k_ieee2mhz(short chan)
808 if (chan <= 14 || chan >= 27)
809 return ieee80211chan2mhz(chan);
811 return 2212 + chan * 20;
815 ath5k_copy_rates(struct ieee80211_rate *rates,
816 const struct ath5k_rate_table *rt,
819 unsigned int i, count;
824 for (i = 0, count = 0; i < rt->rate_count && max > 0; i++) {
825 rates[count].bitrate = rt->rates[i].rate_kbps / 100;
826 rates[count].hw_value = rt->rates[i].rate_code;
827 rates[count].flags = rt->rates[i].modulation;
836 ath5k_copy_channels(struct ath5k_hw *ah,
837 struct ieee80211_channel *channels,
841 unsigned int i, count, size, chfreq, freq, ch;
843 if (!test_bit(mode, ah->ah_modes))
848 case AR5K_MODE_11A_TURBO:
849 /* 1..220, but 2GHz frequencies are filtered by check_channel */
851 chfreq = CHANNEL_5GHZ;
855 case AR5K_MODE_11G_TURBO:
857 chfreq = CHANNEL_2GHZ;
860 ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
864 for (i = 0, count = 0; i < size && max > 0; i++) {
866 freq = ath5k_ieee2mhz(ch);
868 /* Check if channel is supported by the chipset */
869 if (!ath5k_channel_ok(ah, freq, chfreq))
872 /* Write channel info and increment counter */
873 channels[count].center_freq = freq;
874 channels[count].band = (chfreq == CHANNEL_2GHZ) ?
875 IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
879 channels[count].hw_value = chfreq | CHANNEL_OFDM;
881 case AR5K_MODE_11A_TURBO:
882 case AR5K_MODE_11G_TURBO:
883 channels[count].hw_value = chfreq |
884 CHANNEL_OFDM | CHANNEL_TURBO;
887 channels[count].hw_value = CHANNEL_B;
898 ath5k_getchannels(struct ieee80211_hw *hw)
900 struct ath5k_softc *sc = hw->priv;
901 struct ath5k_hw *ah = sc->ah;
902 struct ieee80211_supported_band *sbands = sc->sbands;
903 const struct ath5k_rate_table *hw_rates;
904 unsigned int max_r, max_c, count_r, count_c;
905 int mode2g = AR5K_MODE_11G;
907 BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
909 max_r = ARRAY_SIZE(sc->rates);
910 max_c = ARRAY_SIZE(sc->channels);
911 count_r = count_c = 0;
914 if (!test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
915 mode2g = AR5K_MODE_11B;
916 if (!test_bit(AR5K_MODE_11B,
917 sc->ah->ah_capabilities.cap_mode))
922 struct ieee80211_supported_band *sband =
923 &sbands[IEEE80211_BAND_2GHZ];
925 sband->bitrates = sc->rates;
926 sband->channels = sc->channels;
928 sband->band = IEEE80211_BAND_2GHZ;
929 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
932 hw_rates = ath5k_hw_get_rate_table(ah, mode2g);
933 sband->n_bitrates = ath5k_copy_rates(sband->bitrates,
936 count_c = sband->n_channels;
937 count_r = sband->n_bitrates;
939 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
948 if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
949 struct ieee80211_supported_band *sband =
950 &sbands[IEEE80211_BAND_5GHZ];
952 sband->bitrates = &sc->rates[count_r];
953 sband->channels = &sc->channels[count_c];
955 sband->band = IEEE80211_BAND_5GHZ;
956 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
957 AR5K_MODE_11A, max_c);
959 hw_rates = ath5k_hw_get_rate_table(ah, AR5K_MODE_11A);
960 sband->n_bitrates = ath5k_copy_rates(sband->bitrates,
963 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
966 ath5k_debug_dump_bands(sc);
972 * Set/change channels. If the channel is really being changed,
973 * it's done by reseting the chip. To accomplish this we must
974 * first cleanup any pending DMA, then restart stuff after a la
978 ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
980 struct ath5k_hw *ah = sc->ah;
983 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "(%u MHz) -> (%u MHz)\n",
984 sc->curchan->center_freq, chan->center_freq);
986 if (chan->center_freq != sc->curchan->center_freq ||
987 chan->hw_value != sc->curchan->hw_value) {
990 sc->curband = &sc->sbands[chan->band];
993 * To switch channels clear any pending DMA operations;
994 * wait long enough for the RX fifo to drain, reset the
995 * hardware at the new frequency, and then re-enable
996 * the relevant bits of the h/w.
998 ath5k_hw_set_intr(ah, 0); /* disable interrupts */
999 ath5k_txq_cleanup(sc); /* clear pending tx frames */
1000 ath5k_rx_stop(sc); /* turn off frame recv */
1001 ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, true);
1003 ATH5K_ERR(sc, "%s: unable to reset channel "
1004 "(%u Mhz)\n", __func__, chan->center_freq);
1008 ath5k_hw_set_txpower_limit(sc->ah, 0);
1011 * Re-enable rx framework.
1013 ret = ath5k_rx_start(sc);
1015 ATH5K_ERR(sc, "%s: unable to restart recv logic\n",
1021 * Change channels and update the h/w rate map
1022 * if we're switching; e.g. 11a to 11b/g.
1026 /* ath5k_chan_change(sc, chan); */
1028 ath5k_beacon_config(sc);
1030 * Re-enable interrupts.
1032 ath5k_hw_set_intr(ah, sc->imask);
1039 ath5k_setcurmode(struct ath5k_softc *sc, unsigned int mode)
1043 if (mode == AR5K_MODE_11A) {
1044 sc->curband = &sc->sbands[IEEE80211_BAND_5GHZ];
1046 sc->curband = &sc->sbands[IEEE80211_BAND_2GHZ];
1051 ath5k_mode_setup(struct ath5k_softc *sc)
1053 struct ath5k_hw *ah = sc->ah;
1056 /* configure rx filter */
1057 rfilt = sc->filter_flags;
1058 ath5k_hw_set_rx_filter(ah, rfilt);
1060 if (ath5k_hw_hasbssidmask(ah))
1061 ath5k_hw_set_bssid_mask(ah, sc->bssidmask);
1063 /* configure operational mode */
1064 ath5k_hw_set_opmode(ah);
1066 ath5k_hw_set_mcast_filter(ah, 0, 0);
1067 ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
1071 * Match the hw provided rate index (through descriptors)
1072 * to an index for sc->curband->bitrates, so it can be used
1075 * This one is a little bit tricky but i think i'm right
1078 * We have 4 rate tables in the following order:
1082 * 802.11g (12 rates)
1083 * that make the hw rate table.
1085 * Lets take a 5211 for example that supports a and b modes only.
1086 * First comes the 802.11a table and then 802.11b (total 12 rates).
1087 * When hw returns eg. 11 it points to the last 802.11b rate (11Mbit),
1088 * if it returns 2 it points to the second 802.11a rate etc.
1090 * Same goes for 5212 who has xr/a/b/g support (total 28 rates).
1091 * First comes the XR table, then 802.11a, 802.11b and 802.11g.
1092 * When hw returns eg. 27 it points to the last 802.11g rate (54Mbits) etc
1095 ath5k_set_total_hw_rates(struct ath5k_softc *sc) {
1097 struct ath5k_hw *ah = sc->ah;
1099 if (test_bit(AR5K_MODE_11A, ah->ah_modes))
1102 if (test_bit(AR5K_MODE_11B, ah->ah_modes))
1105 if (test_bit(AR5K_MODE_11G, ah->ah_modes))
1108 /* XXX: Need to see what what happens when
1109 xr disable bits in eeprom are set */
1110 if (ah->ah_version >= AR5K_AR5212)
1116 ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix) {
1120 if(sc->curband->band == IEEE80211_BAND_2GHZ) {
1121 /* We setup a g ratetable for both b/g modes */
1123 hw_rix - sc->b_rates - sc->a_rates - sc->xr_rates;
1125 mac80211_rix = hw_rix - sc->xr_rates;
1128 /* Something went wrong, fallback to basic rate for this band */
1129 if ((mac80211_rix >= sc->curband->n_bitrates) ||
1130 (mac80211_rix <= 0 ))
1133 return mac80211_rix;
1144 ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
1146 struct ath5k_hw *ah = sc->ah;
1147 struct sk_buff *skb = bf->skb;
1148 struct ath5k_desc *ds;
1150 if (likely(skb == NULL)) {
1154 * Allocate buffer with headroom_needed space for the
1155 * fake physical layer header at the start.
1157 skb = dev_alloc_skb(sc->rxbufsize + sc->cachelsz - 1);
1158 if (unlikely(skb == NULL)) {
1159 ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
1160 sc->rxbufsize + sc->cachelsz - 1);
1164 * Cache-line-align. This is important (for the
1165 * 5210 at least) as not doing so causes bogus data
1168 off = ((unsigned long)skb->data) % sc->cachelsz;
1170 skb_reserve(skb, sc->cachelsz - off);
1173 bf->skbaddr = pci_map_single(sc->pdev,
1174 skb->data, sc->rxbufsize, PCI_DMA_FROMDEVICE);
1175 if (unlikely(pci_dma_mapping_error(sc->pdev, bf->skbaddr))) {
1176 ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
1184 * Setup descriptors. For receive we always terminate
1185 * the descriptor list with a self-linked entry so we'll
1186 * not get overrun under high load (as can happen with a
1187 * 5212 when ANI processing enables PHY error frames).
1189 * To insure the last descriptor is self-linked we create
1190 * each descriptor as self-linked and add it to the end. As
1191 * each additional descriptor is added the previous self-linked
1192 * entry is ``fixed'' naturally. This should be safe even
1193 * if DMA is happening. When processing RX interrupts we
1194 * never remove/process the last, self-linked, entry on the
1195 * descriptor list. This insures the hardware always has
1196 * someplace to write a new frame.
1199 ds->ds_link = bf->daddr; /* link to self */
1200 ds->ds_data = bf->skbaddr;
1201 ath5k_hw_setup_rx_desc(ah, ds,
1202 skb_tailroom(skb), /* buffer size */
1205 if (sc->rxlink != NULL)
1206 *sc->rxlink = bf->daddr;
1207 sc->rxlink = &ds->ds_link;
1212 ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
1214 struct ath5k_hw *ah = sc->ah;
1215 struct ath5k_txq *txq = sc->txq;
1216 struct ath5k_desc *ds = bf->desc;
1217 struct sk_buff *skb = bf->skb;
1218 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
1219 unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
1222 flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
1224 /* XXX endianness */
1225 bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
1228 if (info->flags & IEEE80211_TX_CTL_NO_ACK)
1229 flags |= AR5K_TXDESC_NOACK;
1233 if (info->control.hw_key) {
1234 keyidx = info->control.hw_key->hw_key_idx;
1235 pktlen += info->control.icv_len;
1237 ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
1238 ieee80211_get_hdrlen_from_skb(skb), AR5K_PKT_TYPE_NORMAL,
1239 (sc->power_level * 2),
1240 ieee80211_get_tx_rate(sc->hw, info)->hw_value,
1241 info->control.retry_limit, keyidx, 0, flags, 0, 0);
1246 ds->ds_data = bf->skbaddr;
1248 spin_lock_bh(&txq->lock);
1249 list_add_tail(&bf->list, &txq->q);
1250 sc->tx_stats[txq->qnum].len++;
1251 if (txq->link == NULL) /* is this first packet? */
1252 ath5k_hw_put_tx_buf(ah, txq->qnum, bf->daddr);
1253 else /* no, so only link it */
1254 *txq->link = bf->daddr;
1256 txq->link = &ds->ds_link;
1257 ath5k_hw_tx_start(ah, txq->qnum);
1259 spin_unlock_bh(&txq->lock);
1263 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
1267 /*******************\
1268 * Descriptors setup *
1269 \*******************/
1272 ath5k_desc_alloc(struct ath5k_softc *sc, struct pci_dev *pdev)
1274 struct ath5k_desc *ds;
1275 struct ath5k_buf *bf;
1280 /* allocate descriptors */
1281 sc->desc_len = sizeof(struct ath5k_desc) *
1282 (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
1283 sc->desc = pci_alloc_consistent(pdev, sc->desc_len, &sc->desc_daddr);
1284 if (sc->desc == NULL) {
1285 ATH5K_ERR(sc, "can't allocate descriptors\n");
1290 da = sc->desc_daddr;
1291 ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
1292 ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
1294 bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
1295 sizeof(struct ath5k_buf), GFP_KERNEL);
1297 ATH5K_ERR(sc, "can't allocate bufptr\n");
1303 INIT_LIST_HEAD(&sc->rxbuf);
1304 for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
1307 list_add_tail(&bf->list, &sc->rxbuf);
1310 INIT_LIST_HEAD(&sc->txbuf);
1311 sc->txbuf_len = ATH_TXBUF;
1312 for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
1313 da += sizeof(*ds)) {
1316 list_add_tail(&bf->list, &sc->txbuf);
1326 pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
1333 ath5k_desc_free(struct ath5k_softc *sc, struct pci_dev *pdev)
1335 struct ath5k_buf *bf;
1337 ath5k_txbuf_free(sc, sc->bbuf);
1338 list_for_each_entry(bf, &sc->txbuf, list)
1339 ath5k_txbuf_free(sc, bf);
1340 list_for_each_entry(bf, &sc->rxbuf, list)
1341 ath5k_txbuf_free(sc, bf);
1343 /* Free memory associated with all descriptors */
1344 pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
1358 static struct ath5k_txq *
1359 ath5k_txq_setup(struct ath5k_softc *sc,
1360 int qtype, int subtype)
1362 struct ath5k_hw *ah = sc->ah;
1363 struct ath5k_txq *txq;
1364 struct ath5k_txq_info qi = {
1365 .tqi_subtype = subtype,
1366 .tqi_aifs = AR5K_TXQ_USEDEFAULT,
1367 .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
1368 .tqi_cw_max = AR5K_TXQ_USEDEFAULT
1373 * Enable interrupts only for EOL and DESC conditions.
1374 * We mark tx descriptors to receive a DESC interrupt
1375 * when a tx queue gets deep; otherwise waiting for the
1376 * EOL to reap descriptors. Note that this is done to
1377 * reduce interrupt load and this only defers reaping
1378 * descriptors, never transmitting frames. Aside from
1379 * reducing interrupts this also permits more concurrency.
1380 * The only potential downside is if the tx queue backs
1381 * up in which case the top half of the kernel may backup
1382 * due to a lack of tx descriptors.
1384 qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
1385 AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
1386 qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
1389 * NB: don't print a message, this happens
1390 * normally on parts with too few tx queues
1392 return ERR_PTR(qnum);
1394 if (qnum >= ARRAY_SIZE(sc->txqs)) {
1395 ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
1396 qnum, ARRAY_SIZE(sc->txqs));
1397 ath5k_hw_release_tx_queue(ah, qnum);
1398 return ERR_PTR(-EINVAL);
1400 txq = &sc->txqs[qnum];
1404 INIT_LIST_HEAD(&txq->q);
1405 spin_lock_init(&txq->lock);
1408 return &sc->txqs[qnum];
1412 ath5k_beaconq_setup(struct ath5k_hw *ah)
1414 struct ath5k_txq_info qi = {
1415 .tqi_aifs = AR5K_TXQ_USEDEFAULT,
1416 .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
1417 .tqi_cw_max = AR5K_TXQ_USEDEFAULT,
1418 /* NB: for dynamic turbo, don't enable any other interrupts */
1419 .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
1422 return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
1426 ath5k_beaconq_config(struct ath5k_softc *sc)
1428 struct ath5k_hw *ah = sc->ah;
1429 struct ath5k_txq_info qi;
1432 ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
1435 if (sc->opmode == IEEE80211_IF_TYPE_AP) {
1437 * Always burst out beacon and CAB traffic
1438 * (aifs = cwmin = cwmax = 0)
1443 } else if (sc->opmode == IEEE80211_IF_TYPE_IBSS) {
1445 * Adhoc mode; backoff between 0 and (2 * cw_min).
1449 qi.tqi_cw_max = 2 * ah->ah_cw_min;
1452 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
1453 "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
1454 qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
1456 ret = ath5k_hw_setup_tx_queueprops(ah, sc->bhalq, &qi);
1458 ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
1459 "hardware queue!\n", __func__);
1463 return ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */;
1467 ath5k_txq_drainq(struct ath5k_softc *sc, struct ath5k_txq *txq)
1469 struct ath5k_buf *bf, *bf0;
1472 * NB: this assumes output has been stopped and
1473 * we do not need to block ath5k_tx_tasklet
1475 spin_lock_bh(&txq->lock);
1476 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
1477 ath5k_debug_printtxbuf(sc, bf);
1479 ath5k_txbuf_free(sc, bf);
1481 spin_lock_bh(&sc->txbuflock);
1482 sc->tx_stats[txq->qnum].len--;
1483 list_move_tail(&bf->list, &sc->txbuf);
1485 spin_unlock_bh(&sc->txbuflock);
1488 spin_unlock_bh(&txq->lock);
1492 * Drain the transmit queues and reclaim resources.
1495 ath5k_txq_cleanup(struct ath5k_softc *sc)
1497 struct ath5k_hw *ah = sc->ah;
1500 /* XXX return value */
1501 if (likely(!test_bit(ATH_STAT_INVALID, sc->status))) {
1502 /* don't touch the hardware if marked invalid */
1503 ath5k_hw_stop_tx_dma(ah, sc->bhalq);
1504 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "beacon queue %x\n",
1505 ath5k_hw_get_tx_buf(ah, sc->bhalq));
1506 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
1507 if (sc->txqs[i].setup) {
1508 ath5k_hw_stop_tx_dma(ah, sc->txqs[i].qnum);
1509 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "txq [%u] %x, "
1512 ath5k_hw_get_tx_buf(ah,
1517 ieee80211_wake_queues(sc->hw); /* XXX move to callers */
1519 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
1520 if (sc->txqs[i].setup)
1521 ath5k_txq_drainq(sc, &sc->txqs[i]);
1525 ath5k_txq_release(struct ath5k_softc *sc)
1527 struct ath5k_txq *txq = sc->txqs;
1530 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
1532 ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
1545 * Enable the receive h/w following a reset.
1548 ath5k_rx_start(struct ath5k_softc *sc)
1550 struct ath5k_hw *ah = sc->ah;
1551 struct ath5k_buf *bf;
1554 sc->rxbufsize = roundup(IEEE80211_MAX_LEN, sc->cachelsz);
1556 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rxbufsize %u\n",
1557 sc->cachelsz, sc->rxbufsize);
1561 spin_lock_bh(&sc->rxbuflock);
1562 list_for_each_entry(bf, &sc->rxbuf, list) {
1563 ret = ath5k_rxbuf_setup(sc, bf);
1565 spin_unlock_bh(&sc->rxbuflock);
1569 bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
1570 spin_unlock_bh(&sc->rxbuflock);
1572 ath5k_hw_put_rx_buf(ah, bf->daddr);
1573 ath5k_hw_start_rx(ah); /* enable recv descriptors */
1574 ath5k_mode_setup(sc); /* set filters, etc. */
1575 ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
1583 * Disable the receive h/w in preparation for a reset.
1586 ath5k_rx_stop(struct ath5k_softc *sc)
1588 struct ath5k_hw *ah = sc->ah;
1590 ath5k_hw_stop_pcu_recv(ah); /* disable PCU */
1591 ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
1592 ath5k_hw_stop_rx_dma(ah); /* disable DMA engine */
1594 ath5k_debug_printrxbuffs(sc, ah);
1596 sc->rxlink = NULL; /* just in case */
1600 ath5k_rx_decrypted(struct ath5k_softc *sc, struct ath5k_desc *ds,
1601 struct sk_buff *skb, struct ath5k_rx_status *rs)
1603 struct ieee80211_hdr *hdr = (void *)skb->data;
1604 unsigned int keyix, hlen = ieee80211_get_hdrlen_from_skb(skb);
1606 if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1607 rs->rs_keyix != AR5K_RXKEYIX_INVALID)
1608 return RX_FLAG_DECRYPTED;
1610 /* Apparently when a default key is used to decrypt the packet
1611 the hw does not set the index used to decrypt. In such cases
1612 get the index from the packet. */
1613 if (ieee80211_has_protected(hdr->frame_control) &&
1614 !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1615 skb->len >= hlen + 4) {
1616 keyix = skb->data[hlen + 3] >> 6;
1618 if (test_bit(keyix, sc->keymap))
1619 return RX_FLAG_DECRYPTED;
1627 ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
1628 struct ieee80211_rx_status *rxs)
1632 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
1634 if (ieee80211_is_beacon(mgmt->frame_control) &&
1635 le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
1636 memcmp(mgmt->bssid, sc->ah->ah_bssid, ETH_ALEN) == 0) {
1638 * Received an IBSS beacon with the same BSSID. Hardware *must*
1639 * have updated the local TSF. We have to work around various
1640 * hardware bugs, though...
1642 tsf = ath5k_hw_get_tsf64(sc->ah);
1643 bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
1644 hw_tu = TSF_TO_TU(tsf);
1646 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
1647 "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
1648 (unsigned long long)bc_tstamp,
1649 (unsigned long long)rxs->mactime,
1650 (unsigned long long)(rxs->mactime - bc_tstamp),
1651 (unsigned long long)tsf);
1654 * Sometimes the HW will give us a wrong tstamp in the rx
1655 * status, causing the timestamp extension to go wrong.
1656 * (This seems to happen especially with beacon frames bigger
1657 * than 78 byte (incl. FCS))
1658 * But we know that the receive timestamp must be later than the
1659 * timestamp of the beacon since HW must have synced to that.
1661 * NOTE: here we assume mactime to be after the frame was
1662 * received, not like mac80211 which defines it at the start.
1664 if (bc_tstamp > rxs->mactime) {
1665 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
1666 "fixing mactime from %llx to %llx\n",
1667 (unsigned long long)rxs->mactime,
1668 (unsigned long long)tsf);
1673 * Local TSF might have moved higher than our beacon timers,
1674 * in that case we have to update them to continue sending
1675 * beacons. This also takes care of synchronizing beacon sending
1676 * times with other stations.
1678 if (hw_tu >= sc->nexttbtt)
1679 ath5k_beacon_update_timers(sc, bc_tstamp);
1685 ath5k_tasklet_rx(unsigned long data)
1687 struct ieee80211_rx_status rxs = {};
1688 struct ath5k_rx_status rs = {};
1689 struct sk_buff *skb;
1690 struct ath5k_softc *sc = (void *)data;
1691 struct ath5k_buf *bf, *bf_last;
1692 struct ath5k_desc *ds;
1697 spin_lock(&sc->rxbuflock);
1698 if (list_empty(&sc->rxbuf)) {
1699 ATH5K_WARN(sc, "empty rx buf pool\n");
1702 bf_last = list_entry(sc->rxbuf.prev, struct ath5k_buf, list);
1706 bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
1707 BUG_ON(bf->skb == NULL);
1712 * last buffer must not be freed to ensure proper hardware
1713 * function. When the hardware finishes also a packet next to
1714 * it, we are sure, it doesn't use it anymore and we can go on.
1719 struct ath5k_buf *bf_next = list_entry(bf->list.next,
1720 struct ath5k_buf, list);
1721 ret = sc->ah->ah_proc_rx_desc(sc->ah, bf_next->desc,
1726 /* skip the overwritten one (even status is martian) */
1730 ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
1731 if (unlikely(ret == -EINPROGRESS))
1733 else if (unlikely(ret)) {
1734 ATH5K_ERR(sc, "error in processing rx descriptor\n");
1735 spin_unlock(&sc->rxbuflock);
1739 if (unlikely(rs.rs_more)) {
1740 ATH5K_WARN(sc, "unsupported jumbo\n");
1744 if (unlikely(rs.rs_status)) {
1745 if (rs.rs_status & AR5K_RXERR_PHY)
1747 if (rs.rs_status & AR5K_RXERR_DECRYPT) {
1749 * Decrypt error. If the error occurred
1750 * because there was no hardware key, then
1751 * let the frame through so the upper layers
1752 * can process it. This is necessary for 5210
1753 * parts which have no way to setup a ``clear''
1756 * XXX do key cache faulting
1758 if (rs.rs_keyix == AR5K_RXKEYIX_INVALID &&
1759 !(rs.rs_status & AR5K_RXERR_CRC))
1762 if (rs.rs_status & AR5K_RXERR_MIC) {
1763 rxs.flag |= RX_FLAG_MMIC_ERROR;
1767 /* let crypto-error packets fall through in MNTR */
1769 ~(AR5K_RXERR_DECRYPT|AR5K_RXERR_MIC)) ||
1770 sc->opmode != IEEE80211_IF_TYPE_MNTR)
1774 pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
1775 PCI_DMA_FROMDEVICE);
1778 skb_put(skb, rs.rs_datalen);
1781 * the hardware adds a padding to 4 byte boundaries between
1782 * the header and the payload data if the header length is
1783 * not multiples of 4 - remove it
1785 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
1788 memmove(skb->data + pad, skb->data, hdrlen);
1793 * always extend the mac timestamp, since this information is
1794 * also needed for proper IBSS merging.
1796 * XXX: it might be too late to do it here, since rs_tstamp is
1797 * 15bit only. that means TSF extension has to be done within
1798 * 32768usec (about 32ms). it might be necessary to move this to
1799 * the interrupt handler, like it is done in madwifi.
1801 * Unfortunately we don't know when the hardware takes the rx
1802 * timestamp (beginning of phy frame, data frame, end of rx?).
1803 * The only thing we know is that it is hardware specific...
1804 * On AR5213 it seems the rx timestamp is at the end of the
1805 * frame, but i'm not sure.
1807 * NOTE: mac80211 defines mactime at the beginning of the first
1808 * data symbol. Since we don't have any time references it's
1809 * impossible to comply to that. This affects IBSS merge only
1810 * right now, so it's not too bad...
1812 rxs.mactime = ath5k_extend_tsf(sc->ah, rs.rs_tstamp);
1813 rxs.flag |= RX_FLAG_TSFT;
1815 rxs.freq = sc->curchan->center_freq;
1816 rxs.band = sc->curband->band;
1818 rxs.noise = sc->ah->ah_noise_floor;
1819 rxs.signal = rxs.noise + rs.rs_rssi;
1820 rxs.qual = rs.rs_rssi * 100 / 64;
1822 rxs.antenna = rs.rs_antenna;
1823 rxs.rate_idx = ath5k_hw_to_driver_rix(sc, rs.rs_rate);
1824 rxs.flag |= ath5k_rx_decrypted(sc, ds, skb, &rs);
1826 ath5k_debug_dump_skb(sc, skb, "RX ", 0);
1828 /* check beacons in IBSS mode */
1829 if (sc->opmode == IEEE80211_IF_TYPE_IBSS)
1830 ath5k_check_ibss_tsf(sc, skb, &rxs);
1832 __ieee80211_rx(sc->hw, skb, &rxs);
1834 list_move_tail(&bf->list, &sc->rxbuf);
1835 } while (ath5k_rxbuf_setup(sc, bf) == 0);
1837 spin_unlock(&sc->rxbuflock);
1848 ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
1850 struct ath5k_tx_status ts = {};
1851 struct ath5k_buf *bf, *bf0;
1852 struct ath5k_desc *ds;
1853 struct sk_buff *skb;
1854 struct ieee80211_tx_info *info;
1857 spin_lock(&txq->lock);
1858 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
1861 ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
1862 if (unlikely(ret == -EINPROGRESS))
1864 else if (unlikely(ret)) {
1865 ATH5K_ERR(sc, "error %d while processing queue %u\n",
1871 info = IEEE80211_SKB_CB(skb);
1874 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len,
1877 info->status.retry_count = ts.ts_shortretry + ts.ts_longretry / 6;
1878 if (unlikely(ts.ts_status)) {
1879 sc->ll_stats.dot11ACKFailureCount++;
1880 if (ts.ts_status & AR5K_TXERR_XRETRY)
1881 info->status.excessive_retries = 1;
1882 else if (ts.ts_status & AR5K_TXERR_FILT)
1883 info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
1885 info->flags |= IEEE80211_TX_STAT_ACK;
1886 info->status.ack_signal = ts.ts_rssi;
1889 ieee80211_tx_status(sc->hw, skb);
1890 sc->tx_stats[txq->qnum].count++;
1892 spin_lock(&sc->txbuflock);
1893 sc->tx_stats[txq->qnum].len--;
1894 list_move_tail(&bf->list, &sc->txbuf);
1896 spin_unlock(&sc->txbuflock);
1898 if (likely(list_empty(&txq->q)))
1900 spin_unlock(&txq->lock);
1901 if (sc->txbuf_len > ATH_TXBUF / 5)
1902 ieee80211_wake_queues(sc->hw);
1906 ath5k_tasklet_tx(unsigned long data)
1908 struct ath5k_softc *sc = (void *)data;
1910 ath5k_tx_processq(sc, sc->txq);
1919 * Setup the beacon frame for transmit.
1922 ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
1924 struct sk_buff *skb = bf->skb;
1925 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
1926 struct ath5k_hw *ah = sc->ah;
1927 struct ath5k_desc *ds;
1928 int ret, antenna = 0;
1931 bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
1933 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
1934 "skbaddr %llx\n", skb, skb->data, skb->len,
1935 (unsigned long long)bf->skbaddr);
1936 if (pci_dma_mapping_error(sc->pdev, bf->skbaddr)) {
1937 ATH5K_ERR(sc, "beacon DMA mapping failed\n");
1943 flags = AR5K_TXDESC_NOACK;
1944 if (sc->opmode == IEEE80211_IF_TYPE_IBSS && ath5k_hw_hasveol(ah)) {
1945 ds->ds_link = bf->daddr; /* self-linked */
1946 flags |= AR5K_TXDESC_VEOL;
1948 * Let hardware handle antenna switching if txantenna is not set
1953 * Switch antenna every 4 beacons if txantenna is not set
1954 * XXX assumes two antennas
1957 antenna = sc->bsent & 4 ? 2 : 1;
1960 ds->ds_data = bf->skbaddr;
1961 ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
1962 ieee80211_get_hdrlen_from_skb(skb),
1963 AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
1964 ieee80211_get_tx_rate(sc->hw, info)->hw_value,
1965 1, AR5K_TXKEYIX_INVALID,
1966 antenna, flags, 0, 0);
1972 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
1977 * Transmit a beacon frame at SWBA. Dynamic updates to the
1978 * frame contents are done as needed and the slot time is
1979 * also adjusted based on current state.
1981 * this is usually called from interrupt context (ath5k_intr())
1982 * but also from ath5k_beacon_config() in IBSS mode which in turn
1983 * can be called from a tasklet and user context
1986 ath5k_beacon_send(struct ath5k_softc *sc)
1988 struct ath5k_buf *bf = sc->bbuf;
1989 struct ath5k_hw *ah = sc->ah;
1991 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
1993 if (unlikely(bf->skb == NULL || sc->opmode == IEEE80211_IF_TYPE_STA ||
1994 sc->opmode == IEEE80211_IF_TYPE_MNTR)) {
1995 ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
1999 * Check if the previous beacon has gone out. If
2000 * not don't don't try to post another, skip this
2001 * period and wait for the next. Missed beacons
2002 * indicate a problem and should not occur. If we
2003 * miss too many consecutive beacons reset the device.
2005 if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
2007 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
2008 "missed %u consecutive beacons\n", sc->bmisscount);
2009 if (sc->bmisscount > 3) { /* NB: 3 is a guess */
2010 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
2011 "stuck beacon time (%u missed)\n",
2013 tasklet_schedule(&sc->restq);
2017 if (unlikely(sc->bmisscount != 0)) {
2018 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
2019 "resume beacon xmit after %u misses\n",
2025 * Stop any current dma and put the new frame on the queue.
2026 * This should never fail since we check above that no frames
2027 * are still pending on the queue.
2029 if (unlikely(ath5k_hw_stop_tx_dma(ah, sc->bhalq))) {
2030 ATH5K_WARN(sc, "beacon queue %u didn't stop?\n", sc->bhalq);
2031 /* NB: hw still stops DMA, so proceed */
2034 ath5k_hw_put_tx_buf(ah, sc->bhalq, bf->daddr);
2035 ath5k_hw_tx_start(ah, sc->bhalq);
2036 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
2037 sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
2044 * ath5k_beacon_update_timers - update beacon timers
2046 * @sc: struct ath5k_softc pointer we are operating on
2047 * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
2048 * beacon timer update based on the current HW TSF.
2050 * Calculate the next target beacon transmit time (TBTT) based on the timestamp
2051 * of a received beacon or the current local hardware TSF and write it to the
2052 * beacon timer registers.
2054 * This is called in a variety of situations, e.g. when a beacon is received,
2055 * when a TSF update has been detected, but also when an new IBSS is created or
2056 * when we otherwise know we have to update the timers, but we keep it in this
2057 * function to have it all together in one place.
2060 ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
2062 struct ath5k_hw *ah = sc->ah;
2063 u32 nexttbtt, intval, hw_tu, bc_tu;
2066 intval = sc->bintval & AR5K_BEACON_PERIOD;
2067 if (WARN_ON(!intval))
2070 /* beacon TSF converted to TU */
2071 bc_tu = TSF_TO_TU(bc_tsf);
2073 /* current TSF converted to TU */
2074 hw_tsf = ath5k_hw_get_tsf64(ah);
2075 hw_tu = TSF_TO_TU(hw_tsf);
2078 /* we use FUDGE to make sure the next TBTT is ahead of the current TU */
2081 * no beacons received, called internally.
2082 * just need to refresh timers based on HW TSF.
2084 nexttbtt = roundup(hw_tu + FUDGE, intval);
2085 } else if (bc_tsf == 0) {
2087 * no beacon received, probably called by ath5k_reset_tsf().
2088 * reset TSF to start with 0.
2091 intval |= AR5K_BEACON_RESET_TSF;
2092 } else if (bc_tsf > hw_tsf) {
2094 * beacon received, SW merge happend but HW TSF not yet updated.
2095 * not possible to reconfigure timers yet, but next time we
2096 * receive a beacon with the same BSSID, the hardware will
2097 * automatically update the TSF and then we need to reconfigure
2100 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2101 "need to wait for HW TSF sync\n");
2105 * most important case for beacon synchronization between STA.
2107 * beacon received and HW TSF has been already updated by HW.
2108 * update next TBTT based on the TSF of the beacon, but make
2109 * sure it is ahead of our local TSF timer.
2111 nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
2115 sc->nexttbtt = nexttbtt;
2117 intval |= AR5K_BEACON_ENA;
2118 ath5k_hw_init_beacon(ah, nexttbtt, intval);
2121 * debugging output last in order to preserve the time critical aspect
2125 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2126 "reconfigured timers based on HW TSF\n");
2127 else if (bc_tsf == 0)
2128 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2129 "reset HW TSF and timers\n");
2131 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2132 "updated timers based on beacon TSF\n");
2134 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2135 "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
2136 (unsigned long long) bc_tsf,
2137 (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
2138 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
2139 intval & AR5K_BEACON_PERIOD,
2140 intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
2141 intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
2146 * ath5k_beacon_config - Configure the beacon queues and interrupts
2148 * @sc: struct ath5k_softc pointer we are operating on
2150 * When operating in station mode we want to receive a BMISS interrupt when we
2151 * stop seeing beacons from the AP we've associated with so we can look for
2152 * another AP to associate with.
2154 * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
2155 * interrupts to detect TSF updates only.
2157 * AP mode is missing.
2160 ath5k_beacon_config(struct ath5k_softc *sc)
2162 struct ath5k_hw *ah = sc->ah;
2164 ath5k_hw_set_intr(ah, 0);
2166 sc->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
2168 if (sc->opmode == IEEE80211_IF_TYPE_STA) {
2169 sc->imask |= AR5K_INT_BMISS;
2170 } else if (sc->opmode == IEEE80211_IF_TYPE_IBSS) {
2172 * In IBSS mode we use a self-linked tx descriptor and let the
2173 * hardware send the beacons automatically. We have to load it
2175 * We use the SWBA interrupt only to keep track of the beacon
2176 * timers in order to detect automatic TSF updates.
2178 ath5k_beaconq_config(sc);
2180 sc->imask |= AR5K_INT_SWBA;
2182 if (ath5k_hw_hasveol(ah))
2183 ath5k_beacon_send(sc);
2187 ath5k_hw_set_intr(ah, sc->imask);
2191 /********************\
2192 * Interrupt handling *
2193 \********************/
2196 ath5k_init(struct ath5k_softc *sc)
2200 mutex_lock(&sc->lock);
2202 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
2205 * Stop anything previously setup. This is safe
2206 * no matter this is the first time through or not.
2208 ath5k_stop_locked(sc);
2211 * The basic interface to setting the hardware in a good
2212 * state is ``reset''. On return the hardware is known to
2213 * be powered up and with interrupts disabled. This must
2214 * be followed by initialization of the appropriate bits
2215 * and then setup of the interrupt mask.
2217 sc->curchan = sc->hw->conf.channel;
2218 sc->curband = &sc->sbands[sc->curchan->band];
2219 ret = ath5k_hw_reset(sc->ah, sc->opmode, sc->curchan, false);
2221 ATH5K_ERR(sc, "unable to reset hardware: %d\n", ret);
2225 * This is needed only to setup initial state
2226 * but it's best done after a reset.
2228 ath5k_hw_set_txpower_limit(sc->ah, 0);
2231 * Setup the hardware after reset: the key cache
2232 * is filled as needed and the receive engine is
2233 * set going. Frame transmit is handled entirely
2234 * in the frame output path; there's nothing to do
2235 * here except setup the interrupt mask.
2237 ret = ath5k_rx_start(sc);
2242 * Enable interrupts.
2244 sc->imask = AR5K_INT_RX | AR5K_INT_TX | AR5K_INT_RXEOL |
2245 AR5K_INT_RXORN | AR5K_INT_FATAL | AR5K_INT_GLOBAL |
2248 ath5k_hw_set_intr(sc->ah, sc->imask);
2249 /* Set ack to be sent at low bit-rates */
2250 ath5k_hw_set_ack_bitrate_high(sc->ah, false);
2252 mod_timer(&sc->calib_tim, round_jiffies(jiffies +
2253 msecs_to_jiffies(ath5k_calinterval * 1000)));
2258 mutex_unlock(&sc->lock);
2263 ath5k_stop_locked(struct ath5k_softc *sc)
2265 struct ath5k_hw *ah = sc->ah;
2267 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
2268 test_bit(ATH_STAT_INVALID, sc->status));
2271 * Shutdown the hardware and driver:
2272 * stop output from above
2273 * disable interrupts
2275 * turn off the radio
2276 * clear transmit machinery
2277 * clear receive machinery
2278 * drain and release tx queues
2279 * reclaim beacon resources
2280 * power down hardware
2282 * Note that some of this work is not possible if the
2283 * hardware is gone (invalid).
2285 ieee80211_stop_queues(sc->hw);
2287 if (!test_bit(ATH_STAT_INVALID, sc->status)) {
2289 ath5k_hw_set_intr(ah, 0);
2290 synchronize_irq(sc->pdev->irq);
2292 ath5k_txq_cleanup(sc);
2293 if (!test_bit(ATH_STAT_INVALID, sc->status)) {
2295 ath5k_hw_phy_disable(ah);
2303 * Stop the device, grabbing the top-level lock to protect
2304 * against concurrent entry through ath5k_init (which can happen
2305 * if another thread does a system call and the thread doing the
2306 * stop is preempted).
2309 ath5k_stop_hw(struct ath5k_softc *sc)
2313 mutex_lock(&sc->lock);
2314 ret = ath5k_stop_locked(sc);
2315 if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
2317 * Set the chip in full sleep mode. Note that we are
2318 * careful to do this only when bringing the interface
2319 * completely to a stop. When the chip is in this state
2320 * it must be carefully woken up or references to
2321 * registers in the PCI clock domain may freeze the bus
2322 * (and system). This varies by chip and is mostly an
2323 * issue with newer parts that go to sleep more quickly.
2325 if (sc->ah->ah_mac_srev >= 0x78) {
2328 * don't put newer MAC revisions > 7.8 to sleep because
2329 * of the above mentioned problems
2331 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mac version > 7.8, "
2332 "not putting device to sleep\n");
2334 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
2335 "putting device to full sleep\n");
2336 ath5k_hw_set_power(sc->ah, AR5K_PM_FULL_SLEEP, true, 0);
2339 ath5k_txbuf_free(sc, sc->bbuf);
2341 mutex_unlock(&sc->lock);
2343 del_timer_sync(&sc->calib_tim);
2344 tasklet_kill(&sc->rxtq);
2345 tasklet_kill(&sc->txtq);
2346 tasklet_kill(&sc->restq);
2352 ath5k_intr(int irq, void *dev_id)
2354 struct ath5k_softc *sc = dev_id;
2355 struct ath5k_hw *ah = sc->ah;
2356 enum ath5k_int status;
2357 unsigned int counter = 1000;
2359 if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
2360 !ath5k_hw_is_intr_pending(ah)))
2365 * Figure out the reason(s) for the interrupt. Note
2366 * that get_isr returns a pseudo-ISR that may include
2367 * bits we haven't explicitly enabled so we mask the
2368 * value to insure we only process bits we requested.
2370 ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
2371 ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
2373 status &= sc->imask; /* discard unasked for bits */
2374 if (unlikely(status & AR5K_INT_FATAL)) {
2376 * Fatal errors are unrecoverable.
2377 * Typically these are caused by DMA errors.
2379 tasklet_schedule(&sc->restq);
2380 } else if (unlikely(status & AR5K_INT_RXORN)) {
2381 tasklet_schedule(&sc->restq);
2383 if (status & AR5K_INT_SWBA) {
2385 * Software beacon alert--time to send a beacon.
2386 * Handle beacon transmission directly; deferring
2387 * this is too slow to meet timing constraints
2390 * In IBSS mode we use this interrupt just to
2391 * keep track of the next TBTT (target beacon
2392 * transmission time) in order to detect wether
2393 * automatic TSF updates happened.
2395 if (sc->opmode == IEEE80211_IF_TYPE_IBSS) {
2396 /* XXX: only if VEOL suppported */
2397 u64 tsf = ath5k_hw_get_tsf64(ah);
2398 sc->nexttbtt += sc->bintval;
2399 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
2400 "SWBA nexttbtt: %x hw_tu: %x "
2404 (unsigned long long) tsf);
2406 ath5k_beacon_send(sc);
2409 if (status & AR5K_INT_RXEOL) {
2411 * NB: the hardware should re-read the link when
2412 * RXE bit is written, but it doesn't work at
2413 * least on older hardware revs.
2417 if (status & AR5K_INT_TXURN) {
2418 /* bump tx trigger level */
2419 ath5k_hw_update_tx_triglevel(ah, true);
2421 if (status & AR5K_INT_RX)
2422 tasklet_schedule(&sc->rxtq);
2423 if (status & AR5K_INT_TX)
2424 tasklet_schedule(&sc->txtq);
2425 if (status & AR5K_INT_BMISS) {
2427 if (status & AR5K_INT_MIB) {
2429 * These stats are also used for ANI i think
2430 * so how about updating them more often ?
2432 ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
2435 } while (ath5k_hw_is_intr_pending(ah) && counter-- > 0);
2437 if (unlikely(!counter))
2438 ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
2444 ath5k_tasklet_reset(unsigned long data)
2446 struct ath5k_softc *sc = (void *)data;
2448 ath5k_reset(sc->hw);
2452 * Periodically recalibrate the PHY to account
2453 * for temperature/environment changes.
2456 ath5k_calibrate(unsigned long data)
2458 struct ath5k_softc *sc = (void *)data;
2459 struct ath5k_hw *ah = sc->ah;
2461 ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
2462 ieee80211_frequency_to_channel(sc->curchan->center_freq),
2463 sc->curchan->hw_value);
2465 if (ath5k_hw_get_rf_gain(ah) == AR5K_RFGAIN_NEED_CHANGE) {
2467 * Rfgain is out of bounds, reset the chip
2468 * to load new gain values.
2470 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
2471 ath5k_reset(sc->hw);
2473 if (ath5k_hw_phy_calibrate(ah, sc->curchan))
2474 ATH5K_ERR(sc, "calibration of channel %u failed\n",
2475 ieee80211_frequency_to_channel(
2476 sc->curchan->center_freq));
2478 mod_timer(&sc->calib_tim, round_jiffies(jiffies +
2479 msecs_to_jiffies(ath5k_calinterval * 1000)));
2489 ath5k_led_enable(struct ath5k_softc *sc)
2491 if (test_bit(ATH_STAT_LEDSOFT, sc->status)) {
2492 ath5k_hw_set_gpio_output(sc->ah, sc->led_pin);
2498 ath5k_led_on(struct ath5k_softc *sc)
2500 if (!test_bit(ATH_STAT_LEDSOFT, sc->status))
2502 ath5k_hw_set_gpio(sc->ah, sc->led_pin, sc->led_on);
2506 ath5k_led_off(struct ath5k_softc *sc)
2508 if (!test_bit(ATH_STAT_LEDSOFT, sc->status))
2510 ath5k_hw_set_gpio(sc->ah, sc->led_pin, !sc->led_on);
2514 ath5k_led_brightness_set(struct led_classdev *led_dev,
2515 enum led_brightness brightness)
2517 struct ath5k_led *led = container_of(led_dev, struct ath5k_led,
2520 if (brightness == LED_OFF)
2521 ath5k_led_off(led->sc);
2523 ath5k_led_on(led->sc);
2527 ath5k_register_led(struct ath5k_softc *sc, struct ath5k_led *led,
2528 const char *name, char *trigger)
2533 strncpy(led->name, name, sizeof(led->name));
2534 led->led_dev.name = led->name;
2535 led->led_dev.default_trigger = trigger;
2536 led->led_dev.brightness_set = ath5k_led_brightness_set;
2538 err = led_classdev_register(&sc->pdev->dev, &led->led_dev);
2541 ATH5K_WARN(sc, "could not register LED %s\n", name);
2548 ath5k_unregister_led(struct ath5k_led *led)
2552 led_classdev_unregister(&led->led_dev);
2553 ath5k_led_off(led->sc);
2558 ath5k_unregister_leds(struct ath5k_softc *sc)
2560 ath5k_unregister_led(&sc->rx_led);
2561 ath5k_unregister_led(&sc->tx_led);
2566 ath5k_init_leds(struct ath5k_softc *sc)
2569 struct ieee80211_hw *hw = sc->hw;
2570 struct pci_dev *pdev = sc->pdev;
2571 char name[ATH5K_LED_MAX_NAME_LEN + 1];
2574 * Auto-enable soft led processing for IBM cards and for
2575 * 5211 minipci cards.
2577 if (pdev->device == PCI_DEVICE_ID_ATHEROS_AR5212_IBM ||
2578 pdev->device == PCI_DEVICE_ID_ATHEROS_AR5211) {
2579 __set_bit(ATH_STAT_LEDSOFT, sc->status);
2581 sc->led_on = 0; /* active low */
2583 /* Enable softled on PIN1 on HP Compaq nc6xx, nc4000 & nx5000 laptops */
2584 if (pdev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ) {
2585 __set_bit(ATH_STAT_LEDSOFT, sc->status);
2587 sc->led_on = 1; /* active high */
2589 if (!test_bit(ATH_STAT_LEDSOFT, sc->status))
2592 ath5k_led_enable(sc);
2594 snprintf(name, sizeof(name), "ath5k-%s::rx", wiphy_name(hw->wiphy));
2595 ret = ath5k_register_led(sc, &sc->rx_led, name,
2596 ieee80211_get_rx_led_name(hw));
2600 snprintf(name, sizeof(name), "ath5k-%s::tx", wiphy_name(hw->wiphy));
2601 ret = ath5k_register_led(sc, &sc->tx_led, name,
2602 ieee80211_get_tx_led_name(hw));
2608 /********************\
2609 * Mac80211 functions *
2610 \********************/
2613 ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
2615 struct ath5k_softc *sc = hw->priv;
2616 struct ath5k_buf *bf;
2617 unsigned long flags;
2621 ath5k_debug_dump_skb(sc, skb, "TX ", 1);
2623 if (sc->opmode == IEEE80211_IF_TYPE_MNTR)
2624 ATH5K_DBG(sc, ATH5K_DEBUG_XMIT, "tx in monitor (scan?)\n");
2627 * the hardware expects the header padded to 4 byte boundaries
2628 * if this is not the case we add the padding after the header
2630 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
2633 if (skb_headroom(skb) < pad) {
2634 ATH5K_ERR(sc, "tx hdrlen not %%4: %d not enough"
2635 " headroom to pad %d\n", hdrlen, pad);
2639 memmove(skb->data, skb->data+pad, hdrlen);
2642 spin_lock_irqsave(&sc->txbuflock, flags);
2643 if (list_empty(&sc->txbuf)) {
2644 ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
2645 spin_unlock_irqrestore(&sc->txbuflock, flags);
2646 ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
2649 bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
2650 list_del(&bf->list);
2652 if (list_empty(&sc->txbuf))
2653 ieee80211_stop_queues(hw);
2654 spin_unlock_irqrestore(&sc->txbuflock, flags);
2658 if (ath5k_txbuf_setup(sc, bf)) {
2660 spin_lock_irqsave(&sc->txbuflock, flags);
2661 list_add_tail(&bf->list, &sc->txbuf);
2663 spin_unlock_irqrestore(&sc->txbuflock, flags);
2664 dev_kfree_skb_any(skb);
2672 ath5k_reset(struct ieee80211_hw *hw)
2674 struct ath5k_softc *sc = hw->priv;
2675 struct ath5k_hw *ah = sc->ah;
2678 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
2680 ath5k_hw_set_intr(ah, 0);
2681 ath5k_txq_cleanup(sc);
2684 ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, true);
2685 if (unlikely(ret)) {
2686 ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
2689 ath5k_hw_set_txpower_limit(sc->ah, 0);
2691 ret = ath5k_rx_start(sc);
2692 if (unlikely(ret)) {
2693 ATH5K_ERR(sc, "can't start recv logic\n");
2697 * We may be doing a reset in response to an ioctl
2698 * that changes the channel so update any state that
2699 * might change as a result.
2703 /* ath5k_chan_change(sc, c); */
2704 ath5k_beacon_config(sc);
2705 /* intrs are started by ath5k_beacon_config */
2707 ieee80211_wake_queues(hw);
2714 static int ath5k_start(struct ieee80211_hw *hw)
2716 return ath5k_init(hw->priv);
2719 static void ath5k_stop(struct ieee80211_hw *hw)
2721 ath5k_stop_hw(hw->priv);
2724 static int ath5k_add_interface(struct ieee80211_hw *hw,
2725 struct ieee80211_if_init_conf *conf)
2727 struct ath5k_softc *sc = hw->priv;
2730 mutex_lock(&sc->lock);
2736 sc->vif = conf->vif;
2738 switch (conf->type) {
2739 case IEEE80211_IF_TYPE_STA:
2740 case IEEE80211_IF_TYPE_IBSS:
2741 case IEEE80211_IF_TYPE_MNTR:
2742 sc->opmode = conf->type;
2750 mutex_unlock(&sc->lock);
2755 ath5k_remove_interface(struct ieee80211_hw *hw,
2756 struct ieee80211_if_init_conf *conf)
2758 struct ath5k_softc *sc = hw->priv;
2760 mutex_lock(&sc->lock);
2761 if (sc->vif != conf->vif)
2766 mutex_unlock(&sc->lock);
2770 * TODO: Phy disable/diversity etc
2773 ath5k_config(struct ieee80211_hw *hw,
2774 struct ieee80211_conf *conf)
2776 struct ath5k_softc *sc = hw->priv;
2778 sc->bintval = conf->beacon_int;
2779 sc->power_level = conf->power_level;
2781 return ath5k_chan_set(sc, conf->channel);
2785 ath5k_config_interface(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
2786 struct ieee80211_if_conf *conf)
2788 struct ath5k_softc *sc = hw->priv;
2789 struct ath5k_hw *ah = sc->ah;
2792 /* Set to a reasonable value. Note that this will
2793 * be set to mac80211's value at ath5k_config(). */
2795 mutex_lock(&sc->lock);
2796 if (sc->vif != vif) {
2801 /* Cache for later use during resets */
2802 memcpy(ah->ah_bssid, conf->bssid, ETH_ALEN);
2803 /* XXX: assoc id is set to 0 for now, mac80211 doesn't have
2804 * a clean way of letting us retrieve this yet. */
2805 ath5k_hw_set_associd(ah, ah->ah_bssid, 0);
2809 if (conf->changed & IEEE80211_IFCC_BEACON &&
2810 vif->type == IEEE80211_IF_TYPE_IBSS) {
2811 struct sk_buff *beacon = ieee80211_beacon_get(hw, vif);
2816 /* call old handler for now */
2817 ath5k_beacon_update(hw, beacon);
2820 mutex_unlock(&sc->lock);
2822 return ath5k_reset(hw);
2824 mutex_unlock(&sc->lock);
2828 #define SUPPORTED_FIF_FLAGS \
2829 FIF_PROMISC_IN_BSS | FIF_ALLMULTI | FIF_FCSFAIL | \
2830 FIF_PLCPFAIL | FIF_CONTROL | FIF_OTHER_BSS | \
2831 FIF_BCN_PRBRESP_PROMISC
2833 * o always accept unicast, broadcast, and multicast traffic
2834 * o multicast traffic for all BSSIDs will be enabled if mac80211
2836 * o maintain current state of phy ofdm or phy cck error reception.
2837 * If the hardware detects any of these type of errors then
2838 * ath5k_hw_get_rx_filter() will pass to us the respective
2839 * hardware filters to be able to receive these type of frames.
2840 * o probe request frames are accepted only when operating in
2841 * hostap, adhoc, or monitor modes
2842 * o enable promiscuous mode according to the interface state
2844 * - when operating in adhoc mode so the 802.11 layer creates
2845 * node table entries for peers,
2846 * - when operating in station mode for collecting rssi data when
2847 * the station is otherwise quiet, or
2850 static void ath5k_configure_filter(struct ieee80211_hw *hw,
2851 unsigned int changed_flags,
2852 unsigned int *new_flags,
2853 int mc_count, struct dev_mc_list *mclist)
2855 struct ath5k_softc *sc = hw->priv;
2856 struct ath5k_hw *ah = sc->ah;
2857 u32 mfilt[2], val, rfilt;
2864 /* Only deal with supported flags */
2865 changed_flags &= SUPPORTED_FIF_FLAGS;
2866 *new_flags &= SUPPORTED_FIF_FLAGS;
2868 /* If HW detects any phy or radar errors, leave those filters on.
2869 * Also, always enable Unicast, Broadcasts and Multicast
2870 * XXX: move unicast, bssid broadcasts and multicast to mac80211 */
2871 rfilt = (ath5k_hw_get_rx_filter(ah) & (AR5K_RX_FILTER_PHYERR)) |
2872 (AR5K_RX_FILTER_UCAST | AR5K_RX_FILTER_BCAST |
2873 AR5K_RX_FILTER_MCAST);
2875 if (changed_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS)) {
2876 if (*new_flags & FIF_PROMISC_IN_BSS) {
2877 rfilt |= AR5K_RX_FILTER_PROM;
2878 __set_bit(ATH_STAT_PROMISC, sc->status);
2881 __clear_bit(ATH_STAT_PROMISC, sc->status);
2884 /* Note, AR5K_RX_FILTER_MCAST is already enabled */
2885 if (*new_flags & FIF_ALLMULTI) {
2889 for (i = 0; i < mc_count; i++) {
2892 /* calculate XOR of eight 6-bit values */
2893 val = get_unaligned_le32(mclist->dmi_addr + 0);
2894 pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
2895 val = get_unaligned_le32(mclist->dmi_addr + 3);
2896 pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
2898 mfilt[pos / 32] |= (1 << (pos % 32));
2899 /* XXX: we might be able to just do this instead,
2900 * but not sure, needs testing, if we do use this we'd
2901 * neet to inform below to not reset the mcast */
2902 /* ath5k_hw_set_mcast_filterindex(ah,
2903 * mclist->dmi_addr[5]); */
2904 mclist = mclist->next;
2908 /* This is the best we can do */
2909 if (*new_flags & (FIF_FCSFAIL | FIF_PLCPFAIL))
2910 rfilt |= AR5K_RX_FILTER_PHYERR;
2912 /* FIF_BCN_PRBRESP_PROMISC really means to enable beacons
2913 * and probes for any BSSID, this needs testing */
2914 if (*new_flags & FIF_BCN_PRBRESP_PROMISC)
2915 rfilt |= AR5K_RX_FILTER_BEACON | AR5K_RX_FILTER_PROBEREQ;
2917 /* FIF_CONTROL doc says that if FIF_PROMISC_IN_BSS is not
2918 * set we should only pass on control frames for this
2919 * station. This needs testing. I believe right now this
2920 * enables *all* control frames, which is OK.. but
2921 * but we should see if we can improve on granularity */
2922 if (*new_flags & FIF_CONTROL)
2923 rfilt |= AR5K_RX_FILTER_CONTROL;
2925 /* Additional settings per mode -- this is per ath5k */
2927 /* XXX move these to mac80211, and add a beacon IFF flag to mac80211 */
2929 if (sc->opmode == IEEE80211_IF_TYPE_MNTR)
2930 rfilt |= AR5K_RX_FILTER_CONTROL | AR5K_RX_FILTER_BEACON |
2931 AR5K_RX_FILTER_PROBEREQ | AR5K_RX_FILTER_PROM;
2932 if (sc->opmode != IEEE80211_IF_TYPE_STA)
2933 rfilt |= AR5K_RX_FILTER_PROBEREQ;
2934 if (sc->opmode != IEEE80211_IF_TYPE_AP &&
2935 test_bit(ATH_STAT_PROMISC, sc->status))
2936 rfilt |= AR5K_RX_FILTER_PROM;
2937 if (sc->opmode == IEEE80211_IF_TYPE_STA ||
2938 sc->opmode == IEEE80211_IF_TYPE_IBSS) {
2939 rfilt |= AR5K_RX_FILTER_BEACON;
2943 ath5k_hw_set_rx_filter(ah,rfilt);
2945 /* Set multicast bits */
2946 ath5k_hw_set_mcast_filter(ah, mfilt[0], mfilt[1]);
2947 /* Set the cached hw filter flags, this will alter actually
2949 sc->filter_flags = rfilt;
2953 ath5k_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
2954 const u8 *local_addr, const u8 *addr,
2955 struct ieee80211_key_conf *key)
2957 struct ath5k_softc *sc = hw->priv;
2962 /* XXX: fix hardware encryption, its not working. For now
2963 * allow software encryption */
2973 mutex_lock(&sc->lock);
2977 ret = ath5k_hw_set_key(sc->ah, key->keyidx, key, addr);
2979 ATH5K_ERR(sc, "can't set the key\n");
2982 __set_bit(key->keyidx, sc->keymap);
2983 key->hw_key_idx = key->keyidx;
2986 ath5k_hw_reset_key(sc->ah, key->keyidx);
2987 __clear_bit(key->keyidx, sc->keymap);
2996 mutex_unlock(&sc->lock);
3001 ath5k_get_stats(struct ieee80211_hw *hw,
3002 struct ieee80211_low_level_stats *stats)
3004 struct ath5k_softc *sc = hw->priv;
3005 struct ath5k_hw *ah = sc->ah;
3008 ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
3010 memcpy(stats, &sc->ll_stats, sizeof(sc->ll_stats));
3016 ath5k_get_tx_stats(struct ieee80211_hw *hw,
3017 struct ieee80211_tx_queue_stats *stats)
3019 struct ath5k_softc *sc = hw->priv;
3021 memcpy(stats, &sc->tx_stats, sizeof(sc->tx_stats));
3027 ath5k_get_tsf(struct ieee80211_hw *hw)
3029 struct ath5k_softc *sc = hw->priv;
3031 return ath5k_hw_get_tsf64(sc->ah);
3035 ath5k_reset_tsf(struct ieee80211_hw *hw)
3037 struct ath5k_softc *sc = hw->priv;
3040 * in IBSS mode we need to update the beacon timers too.
3041 * this will also reset the TSF if we call it with 0
3043 if (sc->opmode == IEEE80211_IF_TYPE_IBSS)
3044 ath5k_beacon_update_timers(sc, 0);
3046 ath5k_hw_reset_tsf(sc->ah);
3050 ath5k_beacon_update(struct ieee80211_hw *hw, struct sk_buff *skb)
3052 struct ath5k_softc *sc = hw->priv;
3055 ath5k_debug_dump_skb(sc, skb, "BC ", 1);
3057 if (sc->opmode != IEEE80211_IF_TYPE_IBSS) {
3062 ath5k_txbuf_free(sc, sc->bbuf);
3063 sc->bbuf->skb = skb;
3064 ret = ath5k_beacon_setup(sc, sc->bbuf);
3066 sc->bbuf->skb = NULL;
3068 ath5k_beacon_config(sc);