2 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
4 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
5 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
6 * Copyright (c) a lot of people too. Please respect their work.
8 * See MAINTAINERS file for support contact information.
11 #include <linux/module.h>
12 #include <linux/moduleparam.h>
13 #include <linux/pci.h>
14 #include <linux/netdevice.h>
15 #include <linux/etherdevice.h>
16 #include <linux/delay.h>
17 #include <linux/ethtool.h>
18 #include <linux/mii.h>
19 #include <linux/if_vlan.h>
20 #include <linux/crc32.h>
23 #include <linux/tcp.h>
24 #include <linux/init.h>
25 #include <linux/dma-mapping.h>
27 #include <asm/system.h>
31 #ifdef CONFIG_R8169_NAPI
32 #define NAPI_SUFFIX "-NAPI"
34 #define NAPI_SUFFIX ""
37 #define RTL8169_VERSION "2.2LK" NAPI_SUFFIX
38 #define MODULENAME "r8169"
39 #define PFX MODULENAME ": "
42 #define assert(expr) \
44 printk( "Assertion failed! %s,%s,%s,line=%d\n", \
45 #expr,__FILE__,__FUNCTION__,__LINE__); \
47 #define dprintk(fmt, args...) \
48 do { printk(KERN_DEBUG PFX fmt, ## args); } while (0)
50 #define assert(expr) do {} while (0)
51 #define dprintk(fmt, args...) do {} while (0)
52 #endif /* RTL8169_DEBUG */
54 #define R8169_MSG_DEFAULT \
55 (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
57 #define TX_BUFFS_AVAIL(tp) \
58 (tp->dirty_tx + NUM_TX_DESC - tp->cur_tx - 1)
60 #ifdef CONFIG_R8169_NAPI
61 #define rtl8169_rx_skb netif_receive_skb
62 #define rtl8169_rx_hwaccel_skb vlan_hwaccel_receive_skb
63 #define rtl8169_rx_quota(count, quota) min(count, quota)
65 #define rtl8169_rx_skb netif_rx
66 #define rtl8169_rx_hwaccel_skb vlan_hwaccel_rx
67 #define rtl8169_rx_quota(count, quota) count
70 /* Maximum events (Rx packets, etc.) to handle at each interrupt. */
71 static const int max_interrupt_work = 20;
73 /* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
74 The RTL chips use a 64 element hash table based on the Ethernet CRC. */
75 static const int multicast_filter_limit = 32;
77 /* MAC address length */
78 #define MAC_ADDR_LEN 6
80 #define RX_FIFO_THRESH 7 /* 7 means NO threshold, Rx buffer level before first PCI xfer. */
81 #define RX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
82 #define TX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
83 #define EarlyTxThld 0x3F /* 0x3F means NO early transmit */
84 #define RxPacketMaxSize 0x3FE8 /* 16K - 1 - ETH_HLEN - VLAN - CRC... */
85 #define SafeMtu 0x1c20 /* ... actually life sucks beyond ~7k */
86 #define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
88 #define R8169_REGS_SIZE 256
89 #define R8169_NAPI_WEIGHT 64
90 #define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
91 #define NUM_RX_DESC 256 /* Number of Rx descriptor registers */
92 #define RX_BUF_SIZE 1536 /* Rx Buffer size */
93 #define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
94 #define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
96 #define RTL8169_TX_TIMEOUT (6*HZ)
97 #define RTL8169_PHY_TIMEOUT (10*HZ)
99 /* write/read MMIO register */
100 #define RTL_W8(reg, val8) writeb ((val8), ioaddr + (reg))
101 #define RTL_W16(reg, val16) writew ((val16), ioaddr + (reg))
102 #define RTL_W32(reg, val32) writel ((val32), ioaddr + (reg))
103 #define RTL_R8(reg) readb (ioaddr + (reg))
104 #define RTL_R16(reg) readw (ioaddr + (reg))
105 #define RTL_R32(reg) ((unsigned long) readl (ioaddr + (reg)))
108 RTL_GIGA_MAC_VER_01 = 0x01, // 8169
109 RTL_GIGA_MAC_VER_02 = 0x02, // 8169S
110 RTL_GIGA_MAC_VER_03 = 0x03, // 8110S
111 RTL_GIGA_MAC_VER_04 = 0x04, // 8169SB
112 RTL_GIGA_MAC_VER_05 = 0x05, // 8110SCd
113 RTL_GIGA_MAC_VER_06 = 0x06, // 8110SCe
114 RTL_GIGA_MAC_VER_11 = 0x0b, // 8168Bb
115 RTL_GIGA_MAC_VER_12 = 0x0c, // 8168Be
116 RTL_GIGA_MAC_VER_13 = 0x0d, // 8101Eb
117 RTL_GIGA_MAC_VER_14 = 0x0e, // 8101 ?
118 RTL_GIGA_MAC_VER_15 = 0x0f, // 8101 ?
119 RTL_GIGA_MAC_VER_16 = 0x11, // 8101Ec
120 RTL_GIGA_MAC_VER_17 = 0x10, // 8168Bf
121 RTL_GIGA_MAC_VER_18 = 0x12, // 8168CP
122 RTL_GIGA_MAC_VER_19 = 0x13, // 8168C
123 RTL_GIGA_MAC_VER_20 = 0x14 // 8168C
126 #define _R(NAME,MAC,MASK) \
127 { .name = NAME, .mac_version = MAC, .RxConfigMask = MASK }
129 static const struct {
132 u32 RxConfigMask; /* Clears the bits supported by this chip */
133 } rtl_chip_info[] = {
134 _R("RTL8169", RTL_GIGA_MAC_VER_01, 0xff7e1880), // 8169
135 _R("RTL8169s", RTL_GIGA_MAC_VER_02, 0xff7e1880), // 8169S
136 _R("RTL8110s", RTL_GIGA_MAC_VER_03, 0xff7e1880), // 8110S
137 _R("RTL8169sb/8110sb", RTL_GIGA_MAC_VER_04, 0xff7e1880), // 8169SB
138 _R("RTL8169sc/8110sc", RTL_GIGA_MAC_VER_05, 0xff7e1880), // 8110SCd
139 _R("RTL8169sc/8110sc", RTL_GIGA_MAC_VER_06, 0xff7e1880), // 8110SCe
140 _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_11, 0xff7e1880), // PCI-E
141 _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_12, 0xff7e1880), // PCI-E
142 _R("RTL8101e", RTL_GIGA_MAC_VER_13, 0xff7e1880), // PCI-E 8139
143 _R("RTL8100e", RTL_GIGA_MAC_VER_14, 0xff7e1880), // PCI-E 8139
144 _R("RTL8100e", RTL_GIGA_MAC_VER_15, 0xff7e1880), // PCI-E 8139
145 _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_17, 0xff7e1880), // PCI-E
146 _R("RTL8101e", RTL_GIGA_MAC_VER_16, 0xff7e1880), // PCI-E
147 _R("RTL8168cp/8111cp", RTL_GIGA_MAC_VER_18, 0xff7e1880), // PCI-E
148 _R("RTL8168c/8111c", RTL_GIGA_MAC_VER_19, 0xff7e1880), // PCI-E
149 _R("RTL8168c/8111c", RTL_GIGA_MAC_VER_20, 0xff7e1880) // PCI-E
159 static void rtl_hw_start_8169(struct net_device *);
160 static void rtl_hw_start_8168(struct net_device *);
161 static void rtl_hw_start_8101(struct net_device *);
163 static struct pci_device_id rtl8169_pci_tbl[] = {
164 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8129), 0, 0, RTL_CFG_0 },
165 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8136), 0, 0, RTL_CFG_2 },
166 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8167), 0, 0, RTL_CFG_0 },
167 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8168), 0, 0, RTL_CFG_1 },
168 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8169), 0, 0, RTL_CFG_0 },
169 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4300), 0, 0, RTL_CFG_0 },
170 { PCI_DEVICE(PCI_VENDOR_ID_AT, 0xc107), 0, 0, RTL_CFG_0 },
171 { PCI_DEVICE(0x16ec, 0x0116), 0, 0, RTL_CFG_0 },
172 { PCI_VENDOR_ID_LINKSYS, 0x1032,
173 PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
175 PCI_ANY_ID, 0x2410, 0, 0, RTL_CFG_2 },
179 MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
181 static int rx_copybreak = 200;
188 MAC0 = 0, /* Ethernet hardware address. */
190 MAR0 = 8, /* Multicast filter. */
191 CounterAddrLow = 0x10,
192 CounterAddrHigh = 0x14,
193 TxDescStartAddrLow = 0x20,
194 TxDescStartAddrHigh = 0x24,
195 TxHDescStartAddrLow = 0x28,
196 TxHDescStartAddrHigh = 0x2c,
222 RxDescAddrLow = 0xe4,
223 RxDescAddrHigh = 0xe8,
226 FuncEventMask = 0xf4,
227 FuncPresetState = 0xf8,
228 FuncForceEvent = 0xfc,
231 enum rtl_register_content {
232 /* InterruptStatusBits */
236 TxDescUnavail = 0x0080,
258 /* TXPoll register p.5 */
259 HPQ = 0x80, /* Poll cmd on the high prio queue */
260 NPQ = 0x40, /* Poll cmd on the low prio queue */
261 FSWInt = 0x01, /* Forced software interrupt */
265 Cfg9346_Unlock = 0xc0,
270 AcceptBroadcast = 0x08,
271 AcceptMulticast = 0x04,
273 AcceptAllPhys = 0x01,
280 TxInterFrameGapShift = 24,
281 TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
283 /* Config1 register p.24 */
284 MSIEnable = (1 << 5), /* Enable Message Signaled Interrupt */
285 PMEnable = (1 << 0), /* Power Management Enable */
287 /* Config2 register p. 25 */
288 PCI_Clock_66MHz = 0x01,
289 PCI_Clock_33MHz = 0x00,
291 /* Config3 register p.25 */
292 MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
293 LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
295 /* Config5 register p.27 */
296 BWF = (1 << 6), /* Accept Broadcast wakeup frame */
297 MWF = (1 << 5), /* Accept Multicast wakeup frame */
298 UWF = (1 << 4), /* Accept Unicast wakeup frame */
299 LanWake = (1 << 1), /* LanWake enable/disable */
300 PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
303 TBIReset = 0x80000000,
304 TBILoopback = 0x40000000,
305 TBINwEnable = 0x20000000,
306 TBINwRestart = 0x10000000,
307 TBILinkOk = 0x02000000,
308 TBINwComplete = 0x01000000,
311 PktCntrDisable = (1 << 7), // 8168
316 INTT_0 = 0x0000, // 8168
317 INTT_1 = 0x0001, // 8168
318 INTT_2 = 0x0002, // 8168
319 INTT_3 = 0x0003, // 8168
321 /* rtl8169_PHYstatus */
332 TBILinkOK = 0x02000000,
334 /* DumpCounterCommand */
338 enum desc_status_bit {
339 DescOwn = (1 << 31), /* Descriptor is owned by NIC */
340 RingEnd = (1 << 30), /* End of descriptor ring */
341 FirstFrag = (1 << 29), /* First segment of a packet */
342 LastFrag = (1 << 28), /* Final segment of a packet */
345 LargeSend = (1 << 27), /* TCP Large Send Offload (TSO) */
346 MSSShift = 16, /* MSS value position */
347 MSSMask = 0xfff, /* MSS value + LargeSend bit: 12 bits */
348 IPCS = (1 << 18), /* Calculate IP checksum */
349 UDPCS = (1 << 17), /* Calculate UDP/IP checksum */
350 TCPCS = (1 << 16), /* Calculate TCP/IP checksum */
351 TxVlanTag = (1 << 17), /* Add VLAN tag */
354 PID1 = (1 << 18), /* Protocol ID bit 1/2 */
355 PID0 = (1 << 17), /* Protocol ID bit 2/2 */
357 #define RxProtoUDP (PID1)
358 #define RxProtoTCP (PID0)
359 #define RxProtoIP (PID1 | PID0)
360 #define RxProtoMask RxProtoIP
362 IPFail = (1 << 16), /* IP checksum failed */
363 UDPFail = (1 << 15), /* UDP/IP checksum failed */
364 TCPFail = (1 << 14), /* TCP/IP checksum failed */
365 RxVlanTag = (1 << 16), /* VLAN tag available */
368 #define RsvdMask 0x3fffc000
385 u8 __pad[sizeof(void *) - sizeof(u32)];
389 RTL_FEATURE_WOL = (1 << 0),
390 RTL_FEATURE_MSI = (1 << 1),
393 struct rtl8169_private {
394 void __iomem *mmio_addr; /* memory map physical address */
395 struct pci_dev *pci_dev; /* Index of PCI device */
396 struct net_device *dev;
397 #ifdef CONFIG_R8169_NAPI
398 struct napi_struct napi;
400 spinlock_t lock; /* spin lock flag */
404 u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
405 u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
408 struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
409 struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
410 dma_addr_t TxPhyAddr;
411 dma_addr_t RxPhyAddr;
412 struct sk_buff *Rx_skbuff[NUM_RX_DESC]; /* Rx data buffers */
413 struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
416 struct timer_list timer;
421 int phy_auto_nego_reg;
422 int phy_1000_ctrl_reg;
423 #ifdef CONFIG_R8169_VLAN
424 struct vlan_group *vlgrp;
426 int (*set_speed)(struct net_device *, u8 autoneg, u16 speed, u8 duplex);
427 void (*get_settings)(struct net_device *, struct ethtool_cmd *);
428 void (*phy_reset_enable)(void __iomem *);
429 void (*hw_start)(struct net_device *);
430 unsigned int (*phy_reset_pending)(void __iomem *);
431 unsigned int (*link_ok)(void __iomem *);
432 struct delayed_work task;
436 MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
437 MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
438 module_param(rx_copybreak, int, 0);
439 MODULE_PARM_DESC(rx_copybreak, "Copy breakpoint for copy-only-tiny-frames");
440 module_param(use_dac, int, 0);
441 MODULE_PARM_DESC(use_dac, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
442 module_param_named(debug, debug.msg_enable, int, 0);
443 MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
444 MODULE_LICENSE("GPL");
445 MODULE_VERSION(RTL8169_VERSION);
447 static int rtl8169_open(struct net_device *dev);
448 static int rtl8169_start_xmit(struct sk_buff *skb, struct net_device *dev);
449 static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance);
450 static int rtl8169_init_ring(struct net_device *dev);
451 static void rtl_hw_start(struct net_device *dev);
452 static int rtl8169_close(struct net_device *dev);
453 static void rtl_set_rx_mode(struct net_device *dev);
454 static void rtl8169_tx_timeout(struct net_device *dev);
455 static struct net_device_stats *rtl8169_get_stats(struct net_device *dev);
456 static int rtl8169_rx_interrupt(struct net_device *, struct rtl8169_private *,
457 void __iomem *, u32 budget);
458 static int rtl8169_change_mtu(struct net_device *dev, int new_mtu);
459 static void rtl8169_down(struct net_device *dev);
460 static void rtl8169_rx_clear(struct rtl8169_private *tp);
462 #ifdef CONFIG_R8169_NAPI
463 static int rtl8169_poll(struct napi_struct *napi, int budget);
466 static const unsigned int rtl8169_rx_config =
467 (RX_FIFO_THRESH << RxCfgFIFOShift) | (RX_DMA_BURST << RxCfgDMAShift);
469 static void mdio_write(void __iomem *ioaddr, int reg_addr, int value)
473 RTL_W32(PHYAR, 0x80000000 | (reg_addr & 0x1f) << 16 | (value & 0xffff));
475 for (i = 20; i > 0; i--) {
477 * Check if the RTL8169 has completed writing to the specified
480 if (!(RTL_R32(PHYAR) & 0x80000000))
486 static int mdio_read(void __iomem *ioaddr, int reg_addr)
490 RTL_W32(PHYAR, 0x0 | (reg_addr & 0x1f) << 16);
492 for (i = 20; i > 0; i--) {
494 * Check if the RTL8169 has completed retrieving data from
495 * the specified MII register.
497 if (RTL_R32(PHYAR) & 0x80000000) {
498 value = RTL_R32(PHYAR) & 0xffff;
506 static void rtl8169_irq_mask_and_ack(void __iomem *ioaddr)
508 RTL_W16(IntrMask, 0x0000);
510 RTL_W16(IntrStatus, 0xffff);
513 static void rtl8169_asic_down(void __iomem *ioaddr)
515 RTL_W8(ChipCmd, 0x00);
516 rtl8169_irq_mask_and_ack(ioaddr);
520 static unsigned int rtl8169_tbi_reset_pending(void __iomem *ioaddr)
522 return RTL_R32(TBICSR) & TBIReset;
525 static unsigned int rtl8169_xmii_reset_pending(void __iomem *ioaddr)
527 return mdio_read(ioaddr, MII_BMCR) & BMCR_RESET;
530 static unsigned int rtl8169_tbi_link_ok(void __iomem *ioaddr)
532 return RTL_R32(TBICSR) & TBILinkOk;
535 static unsigned int rtl8169_xmii_link_ok(void __iomem *ioaddr)
537 return RTL_R8(PHYstatus) & LinkStatus;
540 static void rtl8169_tbi_reset_enable(void __iomem *ioaddr)
542 RTL_W32(TBICSR, RTL_R32(TBICSR) | TBIReset);
545 static void rtl8169_xmii_reset_enable(void __iomem *ioaddr)
549 val = mdio_read(ioaddr, MII_BMCR) | BMCR_RESET;
550 mdio_write(ioaddr, MII_BMCR, val & 0xffff);
553 static void rtl8169_check_link_status(struct net_device *dev,
554 struct rtl8169_private *tp,
555 void __iomem *ioaddr)
559 spin_lock_irqsave(&tp->lock, flags);
560 if (tp->link_ok(ioaddr)) {
561 netif_carrier_on(dev);
562 if (netif_msg_ifup(tp))
563 printk(KERN_INFO PFX "%s: link up\n", dev->name);
565 if (netif_msg_ifdown(tp))
566 printk(KERN_INFO PFX "%s: link down\n", dev->name);
567 netif_carrier_off(dev);
569 spin_unlock_irqrestore(&tp->lock, flags);
572 static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
574 struct rtl8169_private *tp = netdev_priv(dev);
575 void __iomem *ioaddr = tp->mmio_addr;
580 #define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
581 wol->supported = WAKE_ANY;
583 spin_lock_irq(&tp->lock);
585 options = RTL_R8(Config1);
586 if (!(options & PMEnable))
589 options = RTL_R8(Config3);
590 if (options & LinkUp)
591 wol->wolopts |= WAKE_PHY;
592 if (options & MagicPacket)
593 wol->wolopts |= WAKE_MAGIC;
595 options = RTL_R8(Config5);
597 wol->wolopts |= WAKE_UCAST;
599 wol->wolopts |= WAKE_BCAST;
601 wol->wolopts |= WAKE_MCAST;
604 spin_unlock_irq(&tp->lock);
607 static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
609 struct rtl8169_private *tp = netdev_priv(dev);
610 void __iomem *ioaddr = tp->mmio_addr;
617 { WAKE_ANY, Config1, PMEnable },
618 { WAKE_PHY, Config3, LinkUp },
619 { WAKE_MAGIC, Config3, MagicPacket },
620 { WAKE_UCAST, Config5, UWF },
621 { WAKE_BCAST, Config5, BWF },
622 { WAKE_MCAST, Config5, MWF },
623 { WAKE_ANY, Config5, LanWake }
626 spin_lock_irq(&tp->lock);
628 RTL_W8(Cfg9346, Cfg9346_Unlock);
630 for (i = 0; i < ARRAY_SIZE(cfg); i++) {
631 u8 options = RTL_R8(cfg[i].reg) & ~cfg[i].mask;
632 if (wol->wolopts & cfg[i].opt)
633 options |= cfg[i].mask;
634 RTL_W8(cfg[i].reg, options);
637 RTL_W8(Cfg9346, Cfg9346_Lock);
640 tp->features |= RTL_FEATURE_WOL;
642 tp->features &= ~RTL_FEATURE_WOL;
644 spin_unlock_irq(&tp->lock);
649 static void rtl8169_get_drvinfo(struct net_device *dev,
650 struct ethtool_drvinfo *info)
652 struct rtl8169_private *tp = netdev_priv(dev);
654 strcpy(info->driver, MODULENAME);
655 strcpy(info->version, RTL8169_VERSION);
656 strcpy(info->bus_info, pci_name(tp->pci_dev));
659 static int rtl8169_get_regs_len(struct net_device *dev)
661 return R8169_REGS_SIZE;
664 static int rtl8169_set_speed_tbi(struct net_device *dev,
665 u8 autoneg, u16 speed, u8 duplex)
667 struct rtl8169_private *tp = netdev_priv(dev);
668 void __iomem *ioaddr = tp->mmio_addr;
672 reg = RTL_R32(TBICSR);
673 if ((autoneg == AUTONEG_DISABLE) && (speed == SPEED_1000) &&
674 (duplex == DUPLEX_FULL)) {
675 RTL_W32(TBICSR, reg & ~(TBINwEnable | TBINwRestart));
676 } else if (autoneg == AUTONEG_ENABLE)
677 RTL_W32(TBICSR, reg | TBINwEnable | TBINwRestart);
679 if (netif_msg_link(tp)) {
680 printk(KERN_WARNING "%s: "
681 "incorrect speed setting refused in TBI mode\n",
690 static int rtl8169_set_speed_xmii(struct net_device *dev,
691 u8 autoneg, u16 speed, u8 duplex)
693 struct rtl8169_private *tp = netdev_priv(dev);
694 void __iomem *ioaddr = tp->mmio_addr;
695 int auto_nego, giga_ctrl;
697 auto_nego = mdio_read(ioaddr, MII_ADVERTISE);
698 auto_nego &= ~(ADVERTISE_10HALF | ADVERTISE_10FULL |
699 ADVERTISE_100HALF | ADVERTISE_100FULL);
700 giga_ctrl = mdio_read(ioaddr, MII_CTRL1000);
701 giga_ctrl &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
703 if (autoneg == AUTONEG_ENABLE) {
704 auto_nego |= (ADVERTISE_10HALF | ADVERTISE_10FULL |
705 ADVERTISE_100HALF | ADVERTISE_100FULL);
706 giga_ctrl |= ADVERTISE_1000FULL | ADVERTISE_1000HALF;
708 if (speed == SPEED_10)
709 auto_nego |= ADVERTISE_10HALF | ADVERTISE_10FULL;
710 else if (speed == SPEED_100)
711 auto_nego |= ADVERTISE_100HALF | ADVERTISE_100FULL;
712 else if (speed == SPEED_1000)
713 giga_ctrl |= ADVERTISE_1000FULL | ADVERTISE_1000HALF;
715 if (duplex == DUPLEX_HALF)
716 auto_nego &= ~(ADVERTISE_10FULL | ADVERTISE_100FULL);
718 if (duplex == DUPLEX_FULL)
719 auto_nego &= ~(ADVERTISE_10HALF | ADVERTISE_100HALF);
721 /* This tweak comes straight from Realtek's driver. */
722 if ((speed == SPEED_100) && (duplex == DUPLEX_HALF) &&
723 ((tp->mac_version == RTL_GIGA_MAC_VER_13) ||
724 (tp->mac_version == RTL_GIGA_MAC_VER_16))) {
725 auto_nego = ADVERTISE_100HALF | ADVERTISE_CSMA;
729 /* The 8100e/8101e do Fast Ethernet only. */
730 if ((tp->mac_version == RTL_GIGA_MAC_VER_13) ||
731 (tp->mac_version == RTL_GIGA_MAC_VER_14) ||
732 (tp->mac_version == RTL_GIGA_MAC_VER_15) ||
733 (tp->mac_version == RTL_GIGA_MAC_VER_16)) {
734 if ((giga_ctrl & (ADVERTISE_1000FULL | ADVERTISE_1000HALF)) &&
735 netif_msg_link(tp)) {
736 printk(KERN_INFO "%s: PHY does not support 1000Mbps.\n",
739 giga_ctrl &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
742 auto_nego |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
744 if ((tp->mac_version == RTL_GIGA_MAC_VER_12) ||
745 (tp->mac_version == RTL_GIGA_MAC_VER_17)) {
746 /* Vendor specific (0x1f) and reserved (0x0e) MII registers. */
747 mdio_write(ioaddr, 0x1f, 0x0000);
748 mdio_write(ioaddr, 0x0e, 0x0000);
751 tp->phy_auto_nego_reg = auto_nego;
752 tp->phy_1000_ctrl_reg = giga_ctrl;
754 mdio_write(ioaddr, MII_ADVERTISE, auto_nego);
755 mdio_write(ioaddr, MII_CTRL1000, giga_ctrl);
756 mdio_write(ioaddr, MII_BMCR, BMCR_ANENABLE | BMCR_ANRESTART);
760 static int rtl8169_set_speed(struct net_device *dev,
761 u8 autoneg, u16 speed, u8 duplex)
763 struct rtl8169_private *tp = netdev_priv(dev);
766 ret = tp->set_speed(dev, autoneg, speed, duplex);
768 if (netif_running(dev) && (tp->phy_1000_ctrl_reg & ADVERTISE_1000FULL))
769 mod_timer(&tp->timer, jiffies + RTL8169_PHY_TIMEOUT);
774 static int rtl8169_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
776 struct rtl8169_private *tp = netdev_priv(dev);
780 spin_lock_irqsave(&tp->lock, flags);
781 ret = rtl8169_set_speed(dev, cmd->autoneg, cmd->speed, cmd->duplex);
782 spin_unlock_irqrestore(&tp->lock, flags);
787 static u32 rtl8169_get_rx_csum(struct net_device *dev)
789 struct rtl8169_private *tp = netdev_priv(dev);
791 return tp->cp_cmd & RxChkSum;
794 static int rtl8169_set_rx_csum(struct net_device *dev, u32 data)
796 struct rtl8169_private *tp = netdev_priv(dev);
797 void __iomem *ioaddr = tp->mmio_addr;
800 spin_lock_irqsave(&tp->lock, flags);
803 tp->cp_cmd |= RxChkSum;
805 tp->cp_cmd &= ~RxChkSum;
807 RTL_W16(CPlusCmd, tp->cp_cmd);
810 spin_unlock_irqrestore(&tp->lock, flags);
815 #ifdef CONFIG_R8169_VLAN
817 static inline u32 rtl8169_tx_vlan_tag(struct rtl8169_private *tp,
820 return (tp->vlgrp && vlan_tx_tag_present(skb)) ?
821 TxVlanTag | swab16(vlan_tx_tag_get(skb)) : 0x00;
824 static void rtl8169_vlan_rx_register(struct net_device *dev,
825 struct vlan_group *grp)
827 struct rtl8169_private *tp = netdev_priv(dev);
828 void __iomem *ioaddr = tp->mmio_addr;
831 spin_lock_irqsave(&tp->lock, flags);
834 tp->cp_cmd |= RxVlan;
836 tp->cp_cmd &= ~RxVlan;
837 RTL_W16(CPlusCmd, tp->cp_cmd);
839 spin_unlock_irqrestore(&tp->lock, flags);
842 static int rtl8169_rx_vlan_skb(struct rtl8169_private *tp, struct RxDesc *desc,
845 u32 opts2 = le32_to_cpu(desc->opts2);
848 if (tp->vlgrp && (opts2 & RxVlanTag)) {
849 rtl8169_rx_hwaccel_skb(skb, tp->vlgrp, swab16(opts2 & 0xffff));
857 #else /* !CONFIG_R8169_VLAN */
859 static inline u32 rtl8169_tx_vlan_tag(struct rtl8169_private *tp,
865 static int rtl8169_rx_vlan_skb(struct rtl8169_private *tp, struct RxDesc *desc,
873 static void rtl8169_gset_tbi(struct net_device *dev, struct ethtool_cmd *cmd)
875 struct rtl8169_private *tp = netdev_priv(dev);
876 void __iomem *ioaddr = tp->mmio_addr;
880 SUPPORTED_1000baseT_Full | SUPPORTED_Autoneg | SUPPORTED_FIBRE;
881 cmd->port = PORT_FIBRE;
882 cmd->transceiver = XCVR_INTERNAL;
884 status = RTL_R32(TBICSR);
885 cmd->advertising = (status & TBINwEnable) ? ADVERTISED_Autoneg : 0;
886 cmd->autoneg = !!(status & TBINwEnable);
888 cmd->speed = SPEED_1000;
889 cmd->duplex = DUPLEX_FULL; /* Always set */
892 static void rtl8169_gset_xmii(struct net_device *dev, struct ethtool_cmd *cmd)
894 struct rtl8169_private *tp = netdev_priv(dev);
895 void __iomem *ioaddr = tp->mmio_addr;
898 cmd->supported = SUPPORTED_10baseT_Half |
899 SUPPORTED_10baseT_Full |
900 SUPPORTED_100baseT_Half |
901 SUPPORTED_100baseT_Full |
902 SUPPORTED_1000baseT_Full |
907 cmd->advertising = ADVERTISED_TP | ADVERTISED_Autoneg;
909 if (tp->phy_auto_nego_reg & ADVERTISE_10HALF)
910 cmd->advertising |= ADVERTISED_10baseT_Half;
911 if (tp->phy_auto_nego_reg & ADVERTISE_10FULL)
912 cmd->advertising |= ADVERTISED_10baseT_Full;
913 if (tp->phy_auto_nego_reg & ADVERTISE_100HALF)
914 cmd->advertising |= ADVERTISED_100baseT_Half;
915 if (tp->phy_auto_nego_reg & ADVERTISE_100FULL)
916 cmd->advertising |= ADVERTISED_100baseT_Full;
917 if (tp->phy_1000_ctrl_reg & ADVERTISE_1000FULL)
918 cmd->advertising |= ADVERTISED_1000baseT_Full;
920 status = RTL_R8(PHYstatus);
922 if (status & _1000bpsF)
923 cmd->speed = SPEED_1000;
924 else if (status & _100bps)
925 cmd->speed = SPEED_100;
926 else if (status & _10bps)
927 cmd->speed = SPEED_10;
929 if (status & TxFlowCtrl)
930 cmd->advertising |= ADVERTISED_Asym_Pause;
931 if (status & RxFlowCtrl)
932 cmd->advertising |= ADVERTISED_Pause;
934 cmd->duplex = ((status & _1000bpsF) || (status & FullDup)) ?
935 DUPLEX_FULL : DUPLEX_HALF;
938 static int rtl8169_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
940 struct rtl8169_private *tp = netdev_priv(dev);
943 spin_lock_irqsave(&tp->lock, flags);
945 tp->get_settings(dev, cmd);
947 spin_unlock_irqrestore(&tp->lock, flags);
951 static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
954 struct rtl8169_private *tp = netdev_priv(dev);
957 if (regs->len > R8169_REGS_SIZE)
958 regs->len = R8169_REGS_SIZE;
960 spin_lock_irqsave(&tp->lock, flags);
961 memcpy_fromio(p, tp->mmio_addr, regs->len);
962 spin_unlock_irqrestore(&tp->lock, flags);
965 static u32 rtl8169_get_msglevel(struct net_device *dev)
967 struct rtl8169_private *tp = netdev_priv(dev);
969 return tp->msg_enable;
972 static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
974 struct rtl8169_private *tp = netdev_priv(dev);
976 tp->msg_enable = value;
979 static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
986 "tx_single_collisions",
987 "tx_multi_collisions",
995 struct rtl8169_counters {
1001 __le16 align_errors;
1002 __le32 tx_one_collision;
1003 __le32 tx_multi_collision;
1005 __le64 rx_broadcast;
1006 __le32 rx_multicast;
1011 static int rtl8169_get_sset_count(struct net_device *dev, int sset)
1015 return ARRAY_SIZE(rtl8169_gstrings);
1021 static void rtl8169_get_ethtool_stats(struct net_device *dev,
1022 struct ethtool_stats *stats, u64 *data)
1024 struct rtl8169_private *tp = netdev_priv(dev);
1025 void __iomem *ioaddr = tp->mmio_addr;
1026 struct rtl8169_counters *counters;
1032 counters = pci_alloc_consistent(tp->pci_dev, sizeof(*counters), &paddr);
1036 RTL_W32(CounterAddrHigh, (u64)paddr >> 32);
1037 cmd = (u64)paddr & DMA_32BIT_MASK;
1038 RTL_W32(CounterAddrLow, cmd);
1039 RTL_W32(CounterAddrLow, cmd | CounterDump);
1041 while (RTL_R32(CounterAddrLow) & CounterDump) {
1042 if (msleep_interruptible(1))
1046 RTL_W32(CounterAddrLow, 0);
1047 RTL_W32(CounterAddrHigh, 0);
1049 data[0] = le64_to_cpu(counters->tx_packets);
1050 data[1] = le64_to_cpu(counters->rx_packets);
1051 data[2] = le64_to_cpu(counters->tx_errors);
1052 data[3] = le32_to_cpu(counters->rx_errors);
1053 data[4] = le16_to_cpu(counters->rx_missed);
1054 data[5] = le16_to_cpu(counters->align_errors);
1055 data[6] = le32_to_cpu(counters->tx_one_collision);
1056 data[7] = le32_to_cpu(counters->tx_multi_collision);
1057 data[8] = le64_to_cpu(counters->rx_unicast);
1058 data[9] = le64_to_cpu(counters->rx_broadcast);
1059 data[10] = le32_to_cpu(counters->rx_multicast);
1060 data[11] = le16_to_cpu(counters->tx_aborted);
1061 data[12] = le16_to_cpu(counters->tx_underun);
1063 pci_free_consistent(tp->pci_dev, sizeof(*counters), counters, paddr);
1066 static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
1070 memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
1075 static const struct ethtool_ops rtl8169_ethtool_ops = {
1076 .get_drvinfo = rtl8169_get_drvinfo,
1077 .get_regs_len = rtl8169_get_regs_len,
1078 .get_link = ethtool_op_get_link,
1079 .get_settings = rtl8169_get_settings,
1080 .set_settings = rtl8169_set_settings,
1081 .get_msglevel = rtl8169_get_msglevel,
1082 .set_msglevel = rtl8169_set_msglevel,
1083 .get_rx_csum = rtl8169_get_rx_csum,
1084 .set_rx_csum = rtl8169_set_rx_csum,
1085 .set_tx_csum = ethtool_op_set_tx_csum,
1086 .set_sg = ethtool_op_set_sg,
1087 .set_tso = ethtool_op_set_tso,
1088 .get_regs = rtl8169_get_regs,
1089 .get_wol = rtl8169_get_wol,
1090 .set_wol = rtl8169_set_wol,
1091 .get_strings = rtl8169_get_strings,
1092 .get_sset_count = rtl8169_get_sset_count,
1093 .get_ethtool_stats = rtl8169_get_ethtool_stats,
1096 static void rtl8169_write_gmii_reg_bit(void __iomem *ioaddr, int reg,
1097 int bitnum, int bitval)
1101 val = mdio_read(ioaddr, reg);
1102 val = (bitval == 1) ?
1103 val | (bitval << bitnum) : val & ~(0x0001 << bitnum);
1104 mdio_write(ioaddr, reg, val & 0xffff);
1107 static void rtl8169_get_mac_version(struct rtl8169_private *tp,
1108 void __iomem *ioaddr)
1111 * The driver currently handles the 8168Bf and the 8168Be identically
1112 * but they can be identified more specifically through the test below
1115 * (RTL_R32(TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
1117 * Same thing for the 8101Eb and the 8101Ec:
1119 * (RTL_R32(TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
1127 { 0x7c800000, 0x3c800000, RTL_GIGA_MAC_VER_18 },
1128 { 0x7cf00000, 0x3c000000, RTL_GIGA_MAC_VER_19 },
1129 { 0x7cf00000, 0x3c200000, RTL_GIGA_MAC_VER_20 },
1130 { 0x7c800000, 0x3c000000, RTL_GIGA_MAC_VER_20 },
1133 { 0x7cf00000, 0x38000000, RTL_GIGA_MAC_VER_12 },
1134 { 0x7cf00000, 0x38500000, RTL_GIGA_MAC_VER_17 },
1135 { 0x7c800000, 0x38000000, RTL_GIGA_MAC_VER_17 },
1136 { 0x7c800000, 0x30000000, RTL_GIGA_MAC_VER_11 },
1139 { 0x7cf00000, 0x34000000, RTL_GIGA_MAC_VER_13 },
1140 { 0x7cf00000, 0x34200000, RTL_GIGA_MAC_VER_16 },
1141 { 0x7c800000, 0x34000000, RTL_GIGA_MAC_VER_16 },
1142 /* FIXME: where did these entries come from ? -- FR */
1143 { 0xfc800000, 0x38800000, RTL_GIGA_MAC_VER_15 },
1144 { 0xfc800000, 0x30800000, RTL_GIGA_MAC_VER_14 },
1147 { 0xfc800000, 0x98000000, RTL_GIGA_MAC_VER_06 },
1148 { 0xfc800000, 0x18000000, RTL_GIGA_MAC_VER_05 },
1149 { 0xfc800000, 0x10000000, RTL_GIGA_MAC_VER_04 },
1150 { 0xfc800000, 0x04000000, RTL_GIGA_MAC_VER_03 },
1151 { 0xfc800000, 0x00800000, RTL_GIGA_MAC_VER_02 },
1152 { 0xfc800000, 0x00000000, RTL_GIGA_MAC_VER_01 },
1154 { 0x00000000, 0x00000000, RTL_GIGA_MAC_VER_01 } /* Catch-all */
1158 reg = RTL_R32(TxConfig);
1159 while ((reg & p->mask) != p->val)
1161 tp->mac_version = p->mac_version;
1163 if (p->mask == 0x00000000) {
1164 struct pci_dev *pdev = tp->pci_dev;
1166 dev_info(&pdev->dev, "unknown MAC (%08x)\n", reg);
1170 static void rtl8169_print_mac_version(struct rtl8169_private *tp)
1172 dprintk("mac_version = 0x%02x\n", tp->mac_version);
1180 static void rtl_phy_write(void __iomem *ioaddr, struct phy_reg *regs, int len)
1183 mdio_write(ioaddr, regs->reg, regs->val);
1188 static void rtl8169s_hw_phy_config(void __iomem *ioaddr)
1191 u16 regs[5]; /* Beware of bit-sign propagation */
1192 } phy_magic[5] = { {
1193 { 0x0000, //w 4 15 12 0
1194 0x00a1, //w 3 15 0 00a1
1195 0x0008, //w 2 15 0 0008
1196 0x1020, //w 1 15 0 1020
1197 0x1000 } },{ //w 0 15 0 1000
1198 { 0x7000, //w 4 15 12 7
1199 0xff41, //w 3 15 0 ff41
1200 0xde60, //w 2 15 0 de60
1201 0x0140, //w 1 15 0 0140
1202 0x0077 } },{ //w 0 15 0 0077
1203 { 0xa000, //w 4 15 12 a
1204 0xdf01, //w 3 15 0 df01
1205 0xdf20, //w 2 15 0 df20
1206 0xff95, //w 1 15 0 ff95
1207 0xfa00 } },{ //w 0 15 0 fa00
1208 { 0xb000, //w 4 15 12 b
1209 0xff41, //w 3 15 0 ff41
1210 0xde20, //w 2 15 0 de20
1211 0x0140, //w 1 15 0 0140
1212 0x00bb } },{ //w 0 15 0 00bb
1213 { 0xf000, //w 4 15 12 f
1214 0xdf01, //w 3 15 0 df01
1215 0xdf20, //w 2 15 0 df20
1216 0xff95, //w 1 15 0 ff95
1217 0xbf00 } //w 0 15 0 bf00
1222 mdio_write(ioaddr, 0x1f, 0x0001); //w 31 2 0 1
1223 mdio_write(ioaddr, 0x15, 0x1000); //w 21 15 0 1000
1224 mdio_write(ioaddr, 0x18, 0x65c7); //w 24 15 0 65c7
1225 rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 0); //w 4 11 11 0
1227 for (i = 0; i < ARRAY_SIZE(phy_magic); i++, p++) {
1230 val = (mdio_read(ioaddr, pos) & 0x0fff) | (p->regs[0] & 0xffff);
1231 mdio_write(ioaddr, pos, val);
1233 mdio_write(ioaddr, pos, p->regs[4 - pos] & 0xffff);
1234 rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 1); //w 4 11 11 1
1235 rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 0); //w 4 11 11 0
1237 mdio_write(ioaddr, 0x1f, 0x0000); //w 31 2 0 0
1240 static void rtl8169sb_hw_phy_config(void __iomem *ioaddr)
1242 struct phy_reg phy_reg_init[] = {
1248 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
1251 static void rtl8168cp_hw_phy_config(void __iomem *ioaddr)
1253 struct phy_reg phy_reg_init[] = {
1261 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
1264 static void rtl8168c_hw_phy_config(void __iomem *ioaddr)
1266 struct phy_reg phy_reg_init[] = {
1283 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
1286 static void rtl8168cx_hw_phy_config(void __iomem *ioaddr)
1288 struct phy_reg phy_reg_init[] = {
1299 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
1302 static void rtl_hw_phy_config(struct net_device *dev)
1304 struct rtl8169_private *tp = netdev_priv(dev);
1305 void __iomem *ioaddr = tp->mmio_addr;
1307 rtl8169_print_mac_version(tp);
1309 switch (tp->mac_version) {
1310 case RTL_GIGA_MAC_VER_01:
1312 case RTL_GIGA_MAC_VER_02:
1313 case RTL_GIGA_MAC_VER_03:
1314 rtl8169s_hw_phy_config(ioaddr);
1316 case RTL_GIGA_MAC_VER_04:
1317 rtl8169sb_hw_phy_config(ioaddr);
1319 case RTL_GIGA_MAC_VER_18:
1320 rtl8168cp_hw_phy_config(ioaddr);
1322 case RTL_GIGA_MAC_VER_19:
1323 rtl8168c_hw_phy_config(ioaddr);
1325 case RTL_GIGA_MAC_VER_20:
1326 rtl8168cx_hw_phy_config(ioaddr);
1333 static void rtl8169_phy_timer(unsigned long __opaque)
1335 struct net_device *dev = (struct net_device *)__opaque;
1336 struct rtl8169_private *tp = netdev_priv(dev);
1337 struct timer_list *timer = &tp->timer;
1338 void __iomem *ioaddr = tp->mmio_addr;
1339 unsigned long timeout = RTL8169_PHY_TIMEOUT;
1341 assert(tp->mac_version > RTL_GIGA_MAC_VER_01);
1343 if (!(tp->phy_1000_ctrl_reg & ADVERTISE_1000FULL))
1346 spin_lock_irq(&tp->lock);
1348 if (tp->phy_reset_pending(ioaddr)) {
1350 * A busy loop could burn quite a few cycles on nowadays CPU.
1351 * Let's delay the execution of the timer for a few ticks.
1357 if (tp->link_ok(ioaddr))
1360 if (netif_msg_link(tp))
1361 printk(KERN_WARNING "%s: PHY reset until link up\n", dev->name);
1363 tp->phy_reset_enable(ioaddr);
1366 mod_timer(timer, jiffies + timeout);
1368 spin_unlock_irq(&tp->lock);
1371 static inline void rtl8169_delete_timer(struct net_device *dev)
1373 struct rtl8169_private *tp = netdev_priv(dev);
1374 struct timer_list *timer = &tp->timer;
1376 if (tp->mac_version <= RTL_GIGA_MAC_VER_01)
1379 del_timer_sync(timer);
1382 static inline void rtl8169_request_timer(struct net_device *dev)
1384 struct rtl8169_private *tp = netdev_priv(dev);
1385 struct timer_list *timer = &tp->timer;
1387 if (tp->mac_version <= RTL_GIGA_MAC_VER_01)
1390 mod_timer(timer, jiffies + RTL8169_PHY_TIMEOUT);
1393 #ifdef CONFIG_NET_POLL_CONTROLLER
1395 * Polling 'interrupt' - used by things like netconsole to send skbs
1396 * without having to re-enable interrupts. It's not called while
1397 * the interrupt routine is executing.
1399 static void rtl8169_netpoll(struct net_device *dev)
1401 struct rtl8169_private *tp = netdev_priv(dev);
1402 struct pci_dev *pdev = tp->pci_dev;
1404 disable_irq(pdev->irq);
1405 rtl8169_interrupt(pdev->irq, dev);
1406 enable_irq(pdev->irq);
1410 static void rtl8169_release_board(struct pci_dev *pdev, struct net_device *dev,
1411 void __iomem *ioaddr)
1414 pci_release_regions(pdev);
1415 pci_disable_device(pdev);
1419 static void rtl8169_phy_reset(struct net_device *dev,
1420 struct rtl8169_private *tp)
1422 void __iomem *ioaddr = tp->mmio_addr;
1425 tp->phy_reset_enable(ioaddr);
1426 for (i = 0; i < 100; i++) {
1427 if (!tp->phy_reset_pending(ioaddr))
1431 if (netif_msg_link(tp))
1432 printk(KERN_ERR "%s: PHY reset failed.\n", dev->name);
1435 static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
1437 void __iomem *ioaddr = tp->mmio_addr;
1439 rtl_hw_phy_config(dev);
1441 dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
1444 pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
1446 if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
1447 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
1449 if (tp->mac_version == RTL_GIGA_MAC_VER_02) {
1450 dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
1452 dprintk("Set PHY Reg 0x0bh = 0x00h\n");
1453 mdio_write(ioaddr, 0x0b, 0x0000); //w 0x0b 15 0 0
1456 rtl8169_phy_reset(dev, tp);
1459 * rtl8169_set_speed_xmii takes good care of the Fast Ethernet
1460 * only 8101. Don't panic.
1462 rtl8169_set_speed(dev, AUTONEG_ENABLE, SPEED_1000, DUPLEX_FULL);
1464 if ((RTL_R8(PHYstatus) & TBI_Enable) && netif_msg_link(tp))
1465 printk(KERN_INFO PFX "%s: TBI auto-negotiating\n", dev->name);
1468 static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
1470 void __iomem *ioaddr = tp->mmio_addr;
1474 low = addr[0] | (addr[1] << 8) | (addr[2] << 16) | (addr[3] << 24);
1475 high = addr[4] | (addr[5] << 8);
1477 spin_lock_irq(&tp->lock);
1479 RTL_W8(Cfg9346, Cfg9346_Unlock);
1481 RTL_W32(MAC4, high);
1482 RTL_W8(Cfg9346, Cfg9346_Lock);
1484 spin_unlock_irq(&tp->lock);
1487 static int rtl_set_mac_address(struct net_device *dev, void *p)
1489 struct rtl8169_private *tp = netdev_priv(dev);
1490 struct sockaddr *addr = p;
1492 if (!is_valid_ether_addr(addr->sa_data))
1493 return -EADDRNOTAVAIL;
1495 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
1497 rtl_rar_set(tp, dev->dev_addr);
1502 static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1504 struct rtl8169_private *tp = netdev_priv(dev);
1505 struct mii_ioctl_data *data = if_mii(ifr);
1507 if (!netif_running(dev))
1512 data->phy_id = 32; /* Internal PHY */
1516 data->val_out = mdio_read(tp->mmio_addr, data->reg_num & 0x1f);
1520 if (!capable(CAP_NET_ADMIN))
1522 mdio_write(tp->mmio_addr, data->reg_num & 0x1f, data->val_in);
1528 static const struct rtl_cfg_info {
1529 void (*hw_start)(struct net_device *);
1530 unsigned int region;
1535 } rtl_cfg_infos [] = {
1537 .hw_start = rtl_hw_start_8169,
1540 .intr_event = SYSErr | LinkChg | RxOverflow |
1541 RxFIFOOver | TxErr | TxOK | RxOK | RxErr,
1542 .napi_event = RxFIFOOver | TxErr | TxOK | RxOK | RxOverflow,
1546 .hw_start = rtl_hw_start_8168,
1549 .intr_event = SYSErr | LinkChg | RxOverflow |
1550 TxErr | TxOK | RxOK | RxErr,
1551 .napi_event = TxErr | TxOK | RxOK | RxOverflow,
1552 .msi = RTL_FEATURE_MSI
1555 .hw_start = rtl_hw_start_8101,
1558 .intr_event = SYSErr | LinkChg | RxOverflow | PCSTimeout |
1559 RxFIFOOver | TxErr | TxOK | RxOK | RxErr,
1560 .napi_event = RxFIFOOver | TxErr | TxOK | RxOK | RxOverflow,
1561 .msi = RTL_FEATURE_MSI
1565 /* Cfg9346_Unlock assumed. */
1566 static unsigned rtl_try_msi(struct pci_dev *pdev, void __iomem *ioaddr,
1567 const struct rtl_cfg_info *cfg)
1572 cfg2 = RTL_R8(Config2) & ~MSIEnable;
1574 if (pci_enable_msi(pdev)) {
1575 dev_info(&pdev->dev, "no MSI. Back to INTx.\n");
1578 msi = RTL_FEATURE_MSI;
1581 RTL_W8(Config2, cfg2);
1585 static void rtl_disable_msi(struct pci_dev *pdev, struct rtl8169_private *tp)
1587 if (tp->features & RTL_FEATURE_MSI) {
1588 pci_disable_msi(pdev);
1589 tp->features &= ~RTL_FEATURE_MSI;
1593 static int __devinit
1594 rtl8169_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
1596 const struct rtl_cfg_info *cfg = rtl_cfg_infos + ent->driver_data;
1597 const unsigned int region = cfg->region;
1598 struct rtl8169_private *tp;
1599 struct net_device *dev;
1600 void __iomem *ioaddr;
1604 if (netif_msg_drv(&debug)) {
1605 printk(KERN_INFO "%s Gigabit Ethernet driver %s loaded\n",
1606 MODULENAME, RTL8169_VERSION);
1609 dev = alloc_etherdev(sizeof (*tp));
1611 if (netif_msg_drv(&debug))
1612 dev_err(&pdev->dev, "unable to alloc new ethernet\n");
1617 SET_NETDEV_DEV(dev, &pdev->dev);
1618 tp = netdev_priv(dev);
1620 tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
1622 /* enable device (incl. PCI PM wakeup and hotplug setup) */
1623 rc = pci_enable_device(pdev);
1625 if (netif_msg_probe(tp))
1626 dev_err(&pdev->dev, "enable failure\n");
1627 goto err_out_free_dev_1;
1630 rc = pci_set_mwi(pdev);
1632 goto err_out_disable_2;
1634 /* make sure PCI base addr 1 is MMIO */
1635 if (!(pci_resource_flags(pdev, region) & IORESOURCE_MEM)) {
1636 if (netif_msg_probe(tp)) {
1638 "region #%d not an MMIO resource, aborting\n",
1645 /* check for weird/broken PCI region reporting */
1646 if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
1647 if (netif_msg_probe(tp)) {
1649 "Invalid PCI region size(s), aborting\n");
1655 rc = pci_request_regions(pdev, MODULENAME);
1657 if (netif_msg_probe(tp))
1658 dev_err(&pdev->dev, "could not request regions.\n");
1662 tp->cp_cmd = PCIMulRW | RxChkSum;
1664 if ((sizeof(dma_addr_t) > 4) &&
1665 !pci_set_dma_mask(pdev, DMA_64BIT_MASK) && use_dac) {
1666 tp->cp_cmd |= PCIDAC;
1667 dev->features |= NETIF_F_HIGHDMA;
1669 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
1671 if (netif_msg_probe(tp)) {
1673 "DMA configuration failed.\n");
1675 goto err_out_free_res_4;
1679 pci_set_master(pdev);
1681 /* ioremap MMIO region */
1682 ioaddr = ioremap(pci_resource_start(pdev, region), R8169_REGS_SIZE);
1684 if (netif_msg_probe(tp))
1685 dev_err(&pdev->dev, "cannot remap MMIO, aborting\n");
1687 goto err_out_free_res_4;
1690 /* Unneeded ? Don't mess with Mrs. Murphy. */
1691 rtl8169_irq_mask_and_ack(ioaddr);
1693 /* Soft reset the chip. */
1694 RTL_W8(ChipCmd, CmdReset);
1696 /* Check that the chip has finished the reset. */
1697 for (i = 0; i < 100; i++) {
1698 if ((RTL_R8(ChipCmd) & CmdReset) == 0)
1700 msleep_interruptible(1);
1703 /* Identify chip attached to board */
1704 rtl8169_get_mac_version(tp, ioaddr);
1706 rtl8169_print_mac_version(tp);
1708 for (i = ARRAY_SIZE(rtl_chip_info) - 1; i >= 0; i--) {
1709 if (tp->mac_version == rtl_chip_info[i].mac_version)
1713 /* Unknown chip: assume array element #0, original RTL-8169 */
1714 if (netif_msg_probe(tp)) {
1715 dev_printk(KERN_DEBUG, &pdev->dev,
1716 "unknown chip version, assuming %s\n",
1717 rtl_chip_info[0].name);
1723 RTL_W8(Cfg9346, Cfg9346_Unlock);
1724 RTL_W8(Config1, RTL_R8(Config1) | PMEnable);
1725 RTL_W8(Config5, RTL_R8(Config5) & PMEStatus);
1726 tp->features |= rtl_try_msi(pdev, ioaddr, cfg);
1727 RTL_W8(Cfg9346, Cfg9346_Lock);
1729 if ((tp->mac_version <= RTL_GIGA_MAC_VER_06) &&
1730 (RTL_R8(PHYstatus) & TBI_Enable)) {
1731 tp->set_speed = rtl8169_set_speed_tbi;
1732 tp->get_settings = rtl8169_gset_tbi;
1733 tp->phy_reset_enable = rtl8169_tbi_reset_enable;
1734 tp->phy_reset_pending = rtl8169_tbi_reset_pending;
1735 tp->link_ok = rtl8169_tbi_link_ok;
1737 tp->phy_1000_ctrl_reg = ADVERTISE_1000FULL; /* Implied by TBI */
1739 tp->set_speed = rtl8169_set_speed_xmii;
1740 tp->get_settings = rtl8169_gset_xmii;
1741 tp->phy_reset_enable = rtl8169_xmii_reset_enable;
1742 tp->phy_reset_pending = rtl8169_xmii_reset_pending;
1743 tp->link_ok = rtl8169_xmii_link_ok;
1745 dev->do_ioctl = rtl8169_ioctl;
1748 /* Get MAC address. FIXME: read EEPROM */
1749 for (i = 0; i < MAC_ADDR_LEN; i++)
1750 dev->dev_addr[i] = RTL_R8(MAC0 + i);
1751 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
1753 dev->open = rtl8169_open;
1754 dev->hard_start_xmit = rtl8169_start_xmit;
1755 dev->get_stats = rtl8169_get_stats;
1756 SET_ETHTOOL_OPS(dev, &rtl8169_ethtool_ops);
1757 dev->stop = rtl8169_close;
1758 dev->tx_timeout = rtl8169_tx_timeout;
1759 dev->set_multicast_list = rtl_set_rx_mode;
1760 dev->watchdog_timeo = RTL8169_TX_TIMEOUT;
1761 dev->irq = pdev->irq;
1762 dev->base_addr = (unsigned long) ioaddr;
1763 dev->change_mtu = rtl8169_change_mtu;
1764 dev->set_mac_address = rtl_set_mac_address;
1766 #ifdef CONFIG_R8169_NAPI
1767 netif_napi_add(dev, &tp->napi, rtl8169_poll, R8169_NAPI_WEIGHT);
1770 #ifdef CONFIG_R8169_VLAN
1771 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
1772 dev->vlan_rx_register = rtl8169_vlan_rx_register;
1775 #ifdef CONFIG_NET_POLL_CONTROLLER
1776 dev->poll_controller = rtl8169_netpoll;
1779 tp->intr_mask = 0xffff;
1781 tp->mmio_addr = ioaddr;
1782 tp->align = cfg->align;
1783 tp->hw_start = cfg->hw_start;
1784 tp->intr_event = cfg->intr_event;
1785 tp->napi_event = cfg->napi_event;
1787 init_timer(&tp->timer);
1788 tp->timer.data = (unsigned long) dev;
1789 tp->timer.function = rtl8169_phy_timer;
1791 spin_lock_init(&tp->lock);
1793 rc = register_netdev(dev);
1797 pci_set_drvdata(pdev, dev);
1799 if (netif_msg_probe(tp)) {
1800 u32 xid = RTL_R32(TxConfig) & 0x7cf0f8ff;
1802 printk(KERN_INFO "%s: %s at 0x%lx, "
1803 "%2.2x:%2.2x:%2.2x:%2.2x:%2.2x:%2.2x, "
1804 "XID %08x IRQ %d\n",
1806 rtl_chip_info[tp->chipset].name,
1808 dev->dev_addr[0], dev->dev_addr[1],
1809 dev->dev_addr[2], dev->dev_addr[3],
1810 dev->dev_addr[4], dev->dev_addr[5], xid, dev->irq);
1813 rtl8169_init_phy(dev, tp);
1819 rtl_disable_msi(pdev, tp);
1822 pci_release_regions(pdev);
1824 pci_clear_mwi(pdev);
1826 pci_disable_device(pdev);
1832 static void __devexit rtl8169_remove_one(struct pci_dev *pdev)
1834 struct net_device *dev = pci_get_drvdata(pdev);
1835 struct rtl8169_private *tp = netdev_priv(dev);
1837 flush_scheduled_work();
1839 unregister_netdev(dev);
1840 rtl_disable_msi(pdev, tp);
1841 rtl8169_release_board(pdev, dev, tp->mmio_addr);
1842 pci_set_drvdata(pdev, NULL);
1845 static void rtl8169_set_rxbufsize(struct rtl8169_private *tp,
1846 struct net_device *dev)
1848 unsigned int mtu = dev->mtu;
1850 tp->rx_buf_sz = (mtu > RX_BUF_SIZE) ? mtu + ETH_HLEN + 8 : RX_BUF_SIZE;
1853 static int rtl8169_open(struct net_device *dev)
1855 struct rtl8169_private *tp = netdev_priv(dev);
1856 struct pci_dev *pdev = tp->pci_dev;
1857 int retval = -ENOMEM;
1860 rtl8169_set_rxbufsize(tp, dev);
1863 * Rx and Tx desscriptors needs 256 bytes alignment.
1864 * pci_alloc_consistent provides more.
1866 tp->TxDescArray = pci_alloc_consistent(pdev, R8169_TX_RING_BYTES,
1868 if (!tp->TxDescArray)
1871 tp->RxDescArray = pci_alloc_consistent(pdev, R8169_RX_RING_BYTES,
1873 if (!tp->RxDescArray)
1876 retval = rtl8169_init_ring(dev);
1880 INIT_DELAYED_WORK(&tp->task, NULL);
1884 retval = request_irq(dev->irq, rtl8169_interrupt,
1885 (tp->features & RTL_FEATURE_MSI) ? 0 : IRQF_SHARED,
1888 goto err_release_ring_2;
1890 #ifdef CONFIG_R8169_NAPI
1891 napi_enable(&tp->napi);
1896 rtl8169_request_timer(dev);
1898 rtl8169_check_link_status(dev, tp, tp->mmio_addr);
1903 rtl8169_rx_clear(tp);
1905 pci_free_consistent(pdev, R8169_RX_RING_BYTES, tp->RxDescArray,
1908 pci_free_consistent(pdev, R8169_TX_RING_BYTES, tp->TxDescArray,
1913 static void rtl8169_hw_reset(void __iomem *ioaddr)
1915 /* Disable interrupts */
1916 rtl8169_irq_mask_and_ack(ioaddr);
1918 /* Reset the chipset */
1919 RTL_W8(ChipCmd, CmdReset);
1925 static void rtl_set_rx_tx_config_registers(struct rtl8169_private *tp)
1927 void __iomem *ioaddr = tp->mmio_addr;
1928 u32 cfg = rtl8169_rx_config;
1930 cfg |= (RTL_R32(RxConfig) & rtl_chip_info[tp->chipset].RxConfigMask);
1931 RTL_W32(RxConfig, cfg);
1933 /* Set DMA burst size and Interframe Gap Time */
1934 RTL_W32(TxConfig, (TX_DMA_BURST << TxDMAShift) |
1935 (InterFrameGap << TxInterFrameGapShift));
1938 static void rtl_hw_start(struct net_device *dev)
1940 struct rtl8169_private *tp = netdev_priv(dev);
1941 void __iomem *ioaddr = tp->mmio_addr;
1944 /* Soft reset the chip. */
1945 RTL_W8(ChipCmd, CmdReset);
1947 /* Check that the chip has finished the reset. */
1948 for (i = 0; i < 100; i++) {
1949 if ((RTL_R8(ChipCmd) & CmdReset) == 0)
1951 msleep_interruptible(1);
1956 netif_start_queue(dev);
1960 static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp,
1961 void __iomem *ioaddr)
1964 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
1965 * register to be written before TxDescAddrLow to work.
1966 * Switching from MMIO to I/O access fixes the issue as well.
1968 RTL_W32(TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
1969 RTL_W32(TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_32BIT_MASK);
1970 RTL_W32(RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
1971 RTL_W32(RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_32BIT_MASK);
1974 static u16 rtl_rw_cpluscmd(void __iomem *ioaddr)
1978 cmd = RTL_R16(CPlusCmd);
1979 RTL_W16(CPlusCmd, cmd);
1983 static void rtl_set_rx_max_size(void __iomem *ioaddr)
1985 /* Low hurts. Let's disable the filtering. */
1986 RTL_W16(RxMaxSize, 16383);
1989 static void rtl8169_set_magic_reg(void __iomem *ioaddr, unsigned mac_version)
1996 { RTL_GIGA_MAC_VER_05, PCI_Clock_33MHz, 0x000fff00 }, // 8110SCd
1997 { RTL_GIGA_MAC_VER_05, PCI_Clock_66MHz, 0x000fffff },
1998 { RTL_GIGA_MAC_VER_06, PCI_Clock_33MHz, 0x00ffff00 }, // 8110SCe
1999 { RTL_GIGA_MAC_VER_06, PCI_Clock_66MHz, 0x00ffffff }
2004 clk = RTL_R8(Config2) & PCI_Clock_66MHz;
2005 for (i = 0; i < ARRAY_SIZE(cfg2_info); i++) {
2006 if ((p->mac_version == mac_version) && (p->clk == clk)) {
2007 RTL_W32(0x7c, p->val);
2013 static void rtl_hw_start_8169(struct net_device *dev)
2015 struct rtl8169_private *tp = netdev_priv(dev);
2016 void __iomem *ioaddr = tp->mmio_addr;
2017 struct pci_dev *pdev = tp->pci_dev;
2019 if (tp->mac_version == RTL_GIGA_MAC_VER_05) {
2020 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) | PCIMulRW);
2021 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, 0x08);
2024 RTL_W8(Cfg9346, Cfg9346_Unlock);
2025 if ((tp->mac_version == RTL_GIGA_MAC_VER_01) ||
2026 (tp->mac_version == RTL_GIGA_MAC_VER_02) ||
2027 (tp->mac_version == RTL_GIGA_MAC_VER_03) ||
2028 (tp->mac_version == RTL_GIGA_MAC_VER_04))
2029 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
2031 RTL_W8(EarlyTxThres, EarlyTxThld);
2033 rtl_set_rx_max_size(ioaddr);
2035 if ((tp->mac_version == RTL_GIGA_MAC_VER_01) ||
2036 (tp->mac_version == RTL_GIGA_MAC_VER_02) ||
2037 (tp->mac_version == RTL_GIGA_MAC_VER_03) ||
2038 (tp->mac_version == RTL_GIGA_MAC_VER_04))
2039 rtl_set_rx_tx_config_registers(tp);
2041 tp->cp_cmd |= rtl_rw_cpluscmd(ioaddr) | PCIMulRW;
2043 if ((tp->mac_version == RTL_GIGA_MAC_VER_02) ||
2044 (tp->mac_version == RTL_GIGA_MAC_VER_03)) {
2045 dprintk("Set MAC Reg C+CR Offset 0xE0. "
2046 "Bit-3 and bit-14 MUST be 1\n");
2047 tp->cp_cmd |= (1 << 14);
2050 RTL_W16(CPlusCmd, tp->cp_cmd);
2052 rtl8169_set_magic_reg(ioaddr, tp->mac_version);
2055 * Undocumented corner. Supposedly:
2056 * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
2058 RTL_W16(IntrMitigate, 0x0000);
2060 rtl_set_rx_tx_desc_registers(tp, ioaddr);
2062 if ((tp->mac_version != RTL_GIGA_MAC_VER_01) &&
2063 (tp->mac_version != RTL_GIGA_MAC_VER_02) &&
2064 (tp->mac_version != RTL_GIGA_MAC_VER_03) &&
2065 (tp->mac_version != RTL_GIGA_MAC_VER_04)) {
2066 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
2067 rtl_set_rx_tx_config_registers(tp);
2070 RTL_W8(Cfg9346, Cfg9346_Lock);
2072 /* Initially a 10 us delay. Turned it into a PCI commit. - FR */
2075 RTL_W32(RxMissed, 0);
2077 rtl_set_rx_mode(dev);
2079 /* no early-rx interrupts */
2080 RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000);
2082 /* Enable all known interrupts by setting the interrupt mask. */
2083 RTL_W16(IntrMask, tp->intr_event);
2086 static void rtl_hw_start_8168(struct net_device *dev)
2088 struct rtl8169_private *tp = netdev_priv(dev);
2089 void __iomem *ioaddr = tp->mmio_addr;
2090 struct pci_dev *pdev = tp->pci_dev;
2093 RTL_W8(Cfg9346, Cfg9346_Unlock);
2095 RTL_W8(EarlyTxThres, EarlyTxThld);
2097 rtl_set_rx_max_size(ioaddr);
2099 rtl_set_rx_tx_config_registers(tp);
2101 tp->cp_cmd |= RTL_R16(CPlusCmd) | PktCntrDisable | INTT_1;
2103 RTL_W16(CPlusCmd, tp->cp_cmd);
2105 /* Tx performance tweak. */
2106 pci_read_config_byte(pdev, 0x69, &ctl);
2107 ctl = (ctl & ~0x70) | 0x50;
2108 pci_write_config_byte(pdev, 0x69, ctl);
2110 RTL_W16(IntrMitigate, 0x5151);
2112 /* Work around for RxFIFO overflow. */
2113 if (tp->mac_version == RTL_GIGA_MAC_VER_11) {
2114 tp->intr_event |= RxFIFOOver | PCSTimeout;
2115 tp->intr_event &= ~RxOverflow;
2118 rtl_set_rx_tx_desc_registers(tp, ioaddr);
2120 RTL_W8(Cfg9346, Cfg9346_Lock);
2124 RTL_W32(RxMissed, 0);
2126 rtl_set_rx_mode(dev);
2128 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
2130 RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000);
2132 RTL_W16(IntrMask, tp->intr_event);
2135 static void rtl_hw_start_8101(struct net_device *dev)
2137 struct rtl8169_private *tp = netdev_priv(dev);
2138 void __iomem *ioaddr = tp->mmio_addr;
2139 struct pci_dev *pdev = tp->pci_dev;
2141 if ((tp->mac_version == RTL_GIGA_MAC_VER_13) ||
2142 (tp->mac_version == RTL_GIGA_MAC_VER_16)) {
2143 pci_write_config_word(pdev, 0x68, 0x00);
2144 pci_write_config_word(pdev, 0x69, 0x08);
2147 RTL_W8(Cfg9346, Cfg9346_Unlock);
2149 RTL_W8(EarlyTxThres, EarlyTxThld);
2151 rtl_set_rx_max_size(ioaddr);
2153 tp->cp_cmd |= rtl_rw_cpluscmd(ioaddr) | PCIMulRW;
2155 RTL_W16(CPlusCmd, tp->cp_cmd);
2157 RTL_W16(IntrMitigate, 0x0000);
2159 rtl_set_rx_tx_desc_registers(tp, ioaddr);
2161 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
2162 rtl_set_rx_tx_config_registers(tp);
2164 RTL_W8(Cfg9346, Cfg9346_Lock);
2168 RTL_W32(RxMissed, 0);
2170 rtl_set_rx_mode(dev);
2172 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
2174 RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xf000);
2176 RTL_W16(IntrMask, tp->intr_event);
2179 static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
2181 struct rtl8169_private *tp = netdev_priv(dev);
2184 if (new_mtu < ETH_ZLEN || new_mtu > SafeMtu)
2189 if (!netif_running(dev))
2194 rtl8169_set_rxbufsize(tp, dev);
2196 ret = rtl8169_init_ring(dev);
2200 #ifdef CONFIG_R8169_NAPI
2201 napi_enable(&tp->napi);
2206 rtl8169_request_timer(dev);
2212 static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
2214 desc->addr = 0x0badbadbadbadbadull;
2215 desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
2218 static void rtl8169_free_rx_skb(struct rtl8169_private *tp,
2219 struct sk_buff **sk_buff, struct RxDesc *desc)
2221 struct pci_dev *pdev = tp->pci_dev;
2223 pci_unmap_single(pdev, le64_to_cpu(desc->addr), tp->rx_buf_sz,
2224 PCI_DMA_FROMDEVICE);
2225 dev_kfree_skb(*sk_buff);
2227 rtl8169_make_unusable_by_asic(desc);
2230 static inline void rtl8169_mark_to_asic(struct RxDesc *desc, u32 rx_buf_sz)
2232 u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
2234 desc->opts1 = cpu_to_le32(DescOwn | eor | rx_buf_sz);
2237 static inline void rtl8169_map_to_asic(struct RxDesc *desc, dma_addr_t mapping,
2240 desc->addr = cpu_to_le64(mapping);
2242 rtl8169_mark_to_asic(desc, rx_buf_sz);
2245 static struct sk_buff *rtl8169_alloc_rx_skb(struct pci_dev *pdev,
2246 struct net_device *dev,
2247 struct RxDesc *desc, int rx_buf_sz,
2250 struct sk_buff *skb;
2254 pad = align ? align : NET_IP_ALIGN;
2256 skb = netdev_alloc_skb(dev, rx_buf_sz + pad);
2260 skb_reserve(skb, align ? ((pad - 1) & (unsigned long)skb->data) : pad);
2262 mapping = pci_map_single(pdev, skb->data, rx_buf_sz,
2263 PCI_DMA_FROMDEVICE);
2265 rtl8169_map_to_asic(desc, mapping, rx_buf_sz);
2270 rtl8169_make_unusable_by_asic(desc);
2274 static void rtl8169_rx_clear(struct rtl8169_private *tp)
2278 for (i = 0; i < NUM_RX_DESC; i++) {
2279 if (tp->Rx_skbuff[i]) {
2280 rtl8169_free_rx_skb(tp, tp->Rx_skbuff + i,
2281 tp->RxDescArray + i);
2286 static u32 rtl8169_rx_fill(struct rtl8169_private *tp, struct net_device *dev,
2291 for (cur = start; end - cur != 0; cur++) {
2292 struct sk_buff *skb;
2293 unsigned int i = cur % NUM_RX_DESC;
2295 WARN_ON((s32)(end - cur) < 0);
2297 if (tp->Rx_skbuff[i])
2300 skb = rtl8169_alloc_rx_skb(tp->pci_dev, dev,
2301 tp->RxDescArray + i,
2302 tp->rx_buf_sz, tp->align);
2306 tp->Rx_skbuff[i] = skb;
2311 static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
2313 desc->opts1 |= cpu_to_le32(RingEnd);
2316 static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
2318 tp->dirty_tx = tp->dirty_rx = tp->cur_tx = tp->cur_rx = 0;
2321 static int rtl8169_init_ring(struct net_device *dev)
2323 struct rtl8169_private *tp = netdev_priv(dev);
2325 rtl8169_init_ring_indexes(tp);
2327 memset(tp->tx_skb, 0x0, NUM_TX_DESC * sizeof(struct ring_info));
2328 memset(tp->Rx_skbuff, 0x0, NUM_RX_DESC * sizeof(struct sk_buff *));
2330 if (rtl8169_rx_fill(tp, dev, 0, NUM_RX_DESC) != NUM_RX_DESC)
2333 rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
2338 rtl8169_rx_clear(tp);
2342 static void rtl8169_unmap_tx_skb(struct pci_dev *pdev, struct ring_info *tx_skb,
2343 struct TxDesc *desc)
2345 unsigned int len = tx_skb->len;
2347 pci_unmap_single(pdev, le64_to_cpu(desc->addr), len, PCI_DMA_TODEVICE);
2354 static void rtl8169_tx_clear(struct rtl8169_private *tp)
2358 for (i = tp->dirty_tx; i < tp->dirty_tx + NUM_TX_DESC; i++) {
2359 unsigned int entry = i % NUM_TX_DESC;
2360 struct ring_info *tx_skb = tp->tx_skb + entry;
2361 unsigned int len = tx_skb->len;
2364 struct sk_buff *skb = tx_skb->skb;
2366 rtl8169_unmap_tx_skb(tp->pci_dev, tx_skb,
2367 tp->TxDescArray + entry);
2372 tp->dev->stats.tx_dropped++;
2375 tp->cur_tx = tp->dirty_tx = 0;
2378 static void rtl8169_schedule_work(struct net_device *dev, work_func_t task)
2380 struct rtl8169_private *tp = netdev_priv(dev);
2382 PREPARE_DELAYED_WORK(&tp->task, task);
2383 schedule_delayed_work(&tp->task, 4);
2386 static void rtl8169_wait_for_quiescence(struct net_device *dev)
2388 struct rtl8169_private *tp = netdev_priv(dev);
2389 void __iomem *ioaddr = tp->mmio_addr;
2391 synchronize_irq(dev->irq);
2393 /* Wait for any pending NAPI task to complete */
2394 #ifdef CONFIG_R8169_NAPI
2395 napi_disable(&tp->napi);
2398 rtl8169_irq_mask_and_ack(ioaddr);
2400 #ifdef CONFIG_R8169_NAPI
2401 napi_enable(&tp->napi);
2405 static void rtl8169_reinit_task(struct work_struct *work)
2407 struct rtl8169_private *tp =
2408 container_of(work, struct rtl8169_private, task.work);
2409 struct net_device *dev = tp->dev;
2414 if (!netif_running(dev))
2417 rtl8169_wait_for_quiescence(dev);
2420 ret = rtl8169_open(dev);
2421 if (unlikely(ret < 0)) {
2422 if (net_ratelimit() && netif_msg_drv(tp)) {
2423 printk(KERN_ERR PFX "%s: reinit failure (status = %d)."
2424 " Rescheduling.\n", dev->name, ret);
2426 rtl8169_schedule_work(dev, rtl8169_reinit_task);
2433 static void rtl8169_reset_task(struct work_struct *work)
2435 struct rtl8169_private *tp =
2436 container_of(work, struct rtl8169_private, task.work);
2437 struct net_device *dev = tp->dev;
2441 if (!netif_running(dev))
2444 rtl8169_wait_for_quiescence(dev);
2446 rtl8169_rx_interrupt(dev, tp, tp->mmio_addr, ~(u32)0);
2447 rtl8169_tx_clear(tp);
2449 if (tp->dirty_rx == tp->cur_rx) {
2450 rtl8169_init_ring_indexes(tp);
2452 netif_wake_queue(dev);
2453 rtl8169_check_link_status(dev, tp, tp->mmio_addr);
2455 if (net_ratelimit() && netif_msg_intr(tp)) {
2456 printk(KERN_EMERG PFX "%s: Rx buffers shortage\n",
2459 rtl8169_schedule_work(dev, rtl8169_reset_task);
2466 static void rtl8169_tx_timeout(struct net_device *dev)
2468 struct rtl8169_private *tp = netdev_priv(dev);
2470 rtl8169_hw_reset(tp->mmio_addr);
2472 /* Let's wait a bit while any (async) irq lands on */
2473 rtl8169_schedule_work(dev, rtl8169_reset_task);
2476 static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
2479 struct skb_shared_info *info = skb_shinfo(skb);
2480 unsigned int cur_frag, entry;
2481 struct TxDesc * uninitialized_var(txd);
2484 for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
2485 skb_frag_t *frag = info->frags + cur_frag;
2490 entry = (entry + 1) % NUM_TX_DESC;
2492 txd = tp->TxDescArray + entry;
2494 addr = ((void *) page_address(frag->page)) + frag->page_offset;
2495 mapping = pci_map_single(tp->pci_dev, addr, len, PCI_DMA_TODEVICE);
2497 /* anti gcc 2.95.3 bugware (sic) */
2498 status = opts1 | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
2500 txd->opts1 = cpu_to_le32(status);
2501 txd->addr = cpu_to_le64(mapping);
2503 tp->tx_skb[entry].len = len;
2507 tp->tx_skb[entry].skb = skb;
2508 txd->opts1 |= cpu_to_le32(LastFrag);
2514 static inline u32 rtl8169_tso_csum(struct sk_buff *skb, struct net_device *dev)
2516 if (dev->features & NETIF_F_TSO) {
2517 u32 mss = skb_shinfo(skb)->gso_size;
2520 return LargeSend | ((mss & MSSMask) << MSSShift);
2522 if (skb->ip_summed == CHECKSUM_PARTIAL) {
2523 const struct iphdr *ip = ip_hdr(skb);
2525 if (ip->protocol == IPPROTO_TCP)
2526 return IPCS | TCPCS;
2527 else if (ip->protocol == IPPROTO_UDP)
2528 return IPCS | UDPCS;
2529 WARN_ON(1); /* we need a WARN() */
2534 static int rtl8169_start_xmit(struct sk_buff *skb, struct net_device *dev)
2536 struct rtl8169_private *tp = netdev_priv(dev);
2537 unsigned int frags, entry = tp->cur_tx % NUM_TX_DESC;
2538 struct TxDesc *txd = tp->TxDescArray + entry;
2539 void __iomem *ioaddr = tp->mmio_addr;
2543 int ret = NETDEV_TX_OK;
2545 if (unlikely(TX_BUFFS_AVAIL(tp) < skb_shinfo(skb)->nr_frags)) {
2546 if (netif_msg_drv(tp)) {
2548 "%s: BUG! Tx Ring full when queue awake!\n",
2554 if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
2557 opts1 = DescOwn | rtl8169_tso_csum(skb, dev);
2559 frags = rtl8169_xmit_frags(tp, skb, opts1);
2561 len = skb_headlen(skb);
2566 if (unlikely(len < ETH_ZLEN)) {
2567 if (skb_padto(skb, ETH_ZLEN))
2568 goto err_update_stats;
2572 opts1 |= FirstFrag | LastFrag;
2573 tp->tx_skb[entry].skb = skb;
2576 mapping = pci_map_single(tp->pci_dev, skb->data, len, PCI_DMA_TODEVICE);
2578 tp->tx_skb[entry].len = len;
2579 txd->addr = cpu_to_le64(mapping);
2580 txd->opts2 = cpu_to_le32(rtl8169_tx_vlan_tag(tp, skb));
2584 /* anti gcc 2.95.3 bugware (sic) */
2585 status = opts1 | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
2586 txd->opts1 = cpu_to_le32(status);
2588 dev->trans_start = jiffies;
2590 tp->cur_tx += frags + 1;
2594 RTL_W8(TxPoll, NPQ); /* set polling bit */
2596 if (TX_BUFFS_AVAIL(tp) < MAX_SKB_FRAGS) {
2597 netif_stop_queue(dev);
2599 if (TX_BUFFS_AVAIL(tp) >= MAX_SKB_FRAGS)
2600 netif_wake_queue(dev);
2607 netif_stop_queue(dev);
2608 ret = NETDEV_TX_BUSY;
2610 dev->stats.tx_dropped++;
2614 static void rtl8169_pcierr_interrupt(struct net_device *dev)
2616 struct rtl8169_private *tp = netdev_priv(dev);
2617 struct pci_dev *pdev = tp->pci_dev;
2618 void __iomem *ioaddr = tp->mmio_addr;
2619 u16 pci_status, pci_cmd;
2621 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
2622 pci_read_config_word(pdev, PCI_STATUS, &pci_status);
2624 if (netif_msg_intr(tp)) {
2626 "%s: PCI error (cmd = 0x%04x, status = 0x%04x).\n",
2627 dev->name, pci_cmd, pci_status);
2631 * The recovery sequence below admits a very elaborated explanation:
2632 * - it seems to work;
2633 * - I did not see what else could be done;
2634 * - it makes iop3xx happy.
2636 * Feel free to adjust to your needs.
2638 if (pdev->broken_parity_status)
2639 pci_cmd &= ~PCI_COMMAND_PARITY;
2641 pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;
2643 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
2645 pci_write_config_word(pdev, PCI_STATUS,
2646 pci_status & (PCI_STATUS_DETECTED_PARITY |
2647 PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
2648 PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
2650 /* The infamous DAC f*ckup only happens at boot time */
2651 if ((tp->cp_cmd & PCIDAC) && !tp->dirty_rx && !tp->cur_rx) {
2652 if (netif_msg_intr(tp))
2653 printk(KERN_INFO "%s: disabling PCI DAC.\n", dev->name);
2654 tp->cp_cmd &= ~PCIDAC;
2655 RTL_W16(CPlusCmd, tp->cp_cmd);
2656 dev->features &= ~NETIF_F_HIGHDMA;
2659 rtl8169_hw_reset(ioaddr);
2661 rtl8169_schedule_work(dev, rtl8169_reinit_task);
2664 static void rtl8169_tx_interrupt(struct net_device *dev,
2665 struct rtl8169_private *tp,
2666 void __iomem *ioaddr)
2668 unsigned int dirty_tx, tx_left;
2670 dirty_tx = tp->dirty_tx;
2672 tx_left = tp->cur_tx - dirty_tx;
2674 while (tx_left > 0) {
2675 unsigned int entry = dirty_tx % NUM_TX_DESC;
2676 struct ring_info *tx_skb = tp->tx_skb + entry;
2677 u32 len = tx_skb->len;
2681 status = le32_to_cpu(tp->TxDescArray[entry].opts1);
2682 if (status & DescOwn)
2685 dev->stats.tx_bytes += len;
2686 dev->stats.tx_packets++;
2688 rtl8169_unmap_tx_skb(tp->pci_dev, tx_skb, tp->TxDescArray + entry);
2690 if (status & LastFrag) {
2691 dev_kfree_skb_irq(tx_skb->skb);
2698 if (tp->dirty_tx != dirty_tx) {
2699 tp->dirty_tx = dirty_tx;
2701 if (netif_queue_stopped(dev) &&
2702 (TX_BUFFS_AVAIL(tp) >= MAX_SKB_FRAGS)) {
2703 netif_wake_queue(dev);
2706 * 8168 hack: TxPoll requests are lost when the Tx packets are
2707 * too close. Let's kick an extra TxPoll request when a burst
2708 * of start_xmit activity is detected (if it is not detected,
2709 * it is slow enough). -- FR
2712 if (tp->cur_tx != dirty_tx)
2713 RTL_W8(TxPoll, NPQ);
2717 static inline int rtl8169_fragmented_frame(u32 status)
2719 return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
2722 static inline void rtl8169_rx_csum(struct sk_buff *skb, struct RxDesc *desc)
2724 u32 opts1 = le32_to_cpu(desc->opts1);
2725 u32 status = opts1 & RxProtoMask;
2727 if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
2728 ((status == RxProtoUDP) && !(opts1 & UDPFail)) ||
2729 ((status == RxProtoIP) && !(opts1 & IPFail)))
2730 skb->ip_summed = CHECKSUM_UNNECESSARY;
2732 skb->ip_summed = CHECKSUM_NONE;
2735 static inline bool rtl8169_try_rx_copy(struct sk_buff **sk_buff,
2736 struct rtl8169_private *tp, int pkt_size,
2739 struct sk_buff *skb;
2742 if (pkt_size >= rx_copybreak)
2745 skb = netdev_alloc_skb(tp->dev, pkt_size + NET_IP_ALIGN);
2749 pci_dma_sync_single_for_cpu(tp->pci_dev, addr, pkt_size,
2750 PCI_DMA_FROMDEVICE);
2751 skb_reserve(skb, NET_IP_ALIGN);
2752 skb_copy_from_linear_data(*sk_buff, skb->data, pkt_size);
2759 static int rtl8169_rx_interrupt(struct net_device *dev,
2760 struct rtl8169_private *tp,
2761 void __iomem *ioaddr, u32 budget)
2763 unsigned int cur_rx, rx_left;
2764 unsigned int delta, count;
2766 cur_rx = tp->cur_rx;
2767 rx_left = NUM_RX_DESC + tp->dirty_rx - cur_rx;
2768 rx_left = rtl8169_rx_quota(rx_left, budget);
2770 for (; rx_left > 0; rx_left--, cur_rx++) {
2771 unsigned int entry = cur_rx % NUM_RX_DESC;
2772 struct RxDesc *desc = tp->RxDescArray + entry;
2776 status = le32_to_cpu(desc->opts1);
2778 if (status & DescOwn)
2780 if (unlikely(status & RxRES)) {
2781 if (netif_msg_rx_err(tp)) {
2783 "%s: Rx ERROR. status = %08x\n",
2786 dev->stats.rx_errors++;
2787 if (status & (RxRWT | RxRUNT))
2788 dev->stats.rx_length_errors++;
2790 dev->stats.rx_crc_errors++;
2791 if (status & RxFOVF) {
2792 rtl8169_schedule_work(dev, rtl8169_reset_task);
2793 dev->stats.rx_fifo_errors++;
2795 rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
2797 struct sk_buff *skb = tp->Rx_skbuff[entry];
2798 dma_addr_t addr = le64_to_cpu(desc->addr);
2799 int pkt_size = (status & 0x00001FFF) - 4;
2800 struct pci_dev *pdev = tp->pci_dev;
2803 * The driver does not support incoming fragmented
2804 * frames. They are seen as a symptom of over-mtu
2807 if (unlikely(rtl8169_fragmented_frame(status))) {
2808 dev->stats.rx_dropped++;
2809 dev->stats.rx_length_errors++;
2810 rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
2814 rtl8169_rx_csum(skb, desc);
2816 if (rtl8169_try_rx_copy(&skb, tp, pkt_size, addr)) {
2817 pci_dma_sync_single_for_device(pdev, addr,
2818 pkt_size, PCI_DMA_FROMDEVICE);
2819 rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
2821 pci_unmap_single(pdev, addr, pkt_size,
2822 PCI_DMA_FROMDEVICE);
2823 tp->Rx_skbuff[entry] = NULL;
2826 skb_put(skb, pkt_size);
2827 skb->protocol = eth_type_trans(skb, dev);
2829 if (rtl8169_rx_vlan_skb(tp, desc, skb) < 0)
2830 rtl8169_rx_skb(skb);
2832 dev->last_rx = jiffies;
2833 dev->stats.rx_bytes += pkt_size;
2834 dev->stats.rx_packets++;
2837 /* Work around for AMD plateform. */
2838 if ((desc->opts2 & 0xfffe000) &&
2839 (tp->mac_version == RTL_GIGA_MAC_VER_05)) {
2845 count = cur_rx - tp->cur_rx;
2846 tp->cur_rx = cur_rx;
2848 delta = rtl8169_rx_fill(tp, dev, tp->dirty_rx, tp->cur_rx);
2849 if (!delta && count && netif_msg_intr(tp))
2850 printk(KERN_INFO "%s: no Rx buffer allocated\n", dev->name);
2851 tp->dirty_rx += delta;
2854 * FIXME: until there is periodic timer to try and refill the ring,
2855 * a temporary shortage may definitely kill the Rx process.
2856 * - disable the asic to try and avoid an overflow and kick it again
2858 * - how do others driver handle this condition (Uh oh...).
2860 if ((tp->dirty_rx + NUM_RX_DESC == tp->cur_rx) && netif_msg_intr(tp))
2861 printk(KERN_EMERG "%s: Rx buffers exhausted\n", dev->name);
2866 static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
2868 struct net_device *dev = dev_instance;
2869 struct rtl8169_private *tp = netdev_priv(dev);
2870 int boguscnt = max_interrupt_work;
2871 void __iomem *ioaddr = tp->mmio_addr;
2876 status = RTL_R16(IntrStatus);
2878 /* hotplug/major error/no more work/shared irq */
2879 if ((status == 0xFFFF) || !status)
2884 if (unlikely(!netif_running(dev))) {
2885 rtl8169_asic_down(ioaddr);
2889 status &= tp->intr_mask;
2891 (status & RxFIFOOver) ? (status | RxOverflow) : status);
2893 if (!(status & tp->intr_event))
2896 /* Work around for rx fifo overflow */
2897 if (unlikely(status & RxFIFOOver) &&
2898 (tp->mac_version == RTL_GIGA_MAC_VER_11)) {
2899 netif_stop_queue(dev);
2900 rtl8169_tx_timeout(dev);
2904 if (unlikely(status & SYSErr)) {
2905 rtl8169_pcierr_interrupt(dev);
2909 if (status & LinkChg)
2910 rtl8169_check_link_status(dev, tp, ioaddr);
2912 #ifdef CONFIG_R8169_NAPI
2913 if (status & tp->napi_event) {
2914 RTL_W16(IntrMask, tp->intr_event & ~tp->napi_event);
2915 tp->intr_mask = ~tp->napi_event;
2917 if (likely(netif_rx_schedule_prep(dev, &tp->napi)))
2918 __netif_rx_schedule(dev, &tp->napi);
2919 else if (netif_msg_intr(tp)) {
2920 printk(KERN_INFO "%s: interrupt %04x in poll\n",
2927 if (status & (RxOK | RxOverflow | RxFIFOOver))
2928 rtl8169_rx_interrupt(dev, tp, ioaddr, ~(u32)0);
2931 if (status & (TxOK | TxErr))
2932 rtl8169_tx_interrupt(dev, tp, ioaddr);
2936 } while (boguscnt > 0);
2938 if (boguscnt <= 0) {
2939 if (netif_msg_intr(tp) && net_ratelimit() ) {
2941 "%s: Too much work at interrupt!\n", dev->name);
2943 /* Clear all interrupt sources. */
2944 RTL_W16(IntrStatus, 0xffff);
2947 return IRQ_RETVAL(handled);
2950 #ifdef CONFIG_R8169_NAPI
2951 static int rtl8169_poll(struct napi_struct *napi, int budget)
2953 struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
2954 struct net_device *dev = tp->dev;
2955 void __iomem *ioaddr = tp->mmio_addr;
2958 work_done = rtl8169_rx_interrupt(dev, tp, ioaddr, (u32) budget);
2959 rtl8169_tx_interrupt(dev, tp, ioaddr);
2961 if (work_done < budget) {
2962 netif_rx_complete(dev, napi);
2963 tp->intr_mask = 0xffff;
2965 * 20040426: the barrier is not strictly required but the
2966 * behavior of the irq handler could be less predictable
2967 * without it. Btw, the lack of flush for the posted pci
2968 * write is safe - FR
2971 RTL_W16(IntrMask, tp->intr_event);
2978 static void rtl8169_down(struct net_device *dev)
2980 struct rtl8169_private *tp = netdev_priv(dev);
2981 void __iomem *ioaddr = tp->mmio_addr;
2982 unsigned int intrmask;
2984 rtl8169_delete_timer(dev);
2986 netif_stop_queue(dev);
2988 #ifdef CONFIG_R8169_NAPI
2989 napi_disable(&tp->napi);
2993 spin_lock_irq(&tp->lock);
2995 rtl8169_asic_down(ioaddr);
2997 /* Update the error counts. */
2998 dev->stats.rx_missed_errors += RTL_R32(RxMissed);
2999 RTL_W32(RxMissed, 0);
3001 spin_unlock_irq(&tp->lock);
3003 synchronize_irq(dev->irq);
3005 /* Give a racing hard_start_xmit a few cycles to complete. */
3006 synchronize_sched(); /* FIXME: should this be synchronize_irq()? */
3009 * And now for the 50k$ question: are IRQ disabled or not ?
3011 * Two paths lead here:
3013 * -> netif_running() is available to sync the current code and the
3014 * IRQ handler. See rtl8169_interrupt for details.
3015 * 2) dev->change_mtu
3016 * -> rtl8169_poll can not be issued again and re-enable the
3017 * interruptions. Let's simply issue the IRQ down sequence again.
3019 * No loop if hotpluged or major error (0xffff).
3021 intrmask = RTL_R16(IntrMask);
3022 if (intrmask && (intrmask != 0xffff))
3025 rtl8169_tx_clear(tp);
3027 rtl8169_rx_clear(tp);
3030 static int rtl8169_close(struct net_device *dev)
3032 struct rtl8169_private *tp = netdev_priv(dev);
3033 struct pci_dev *pdev = tp->pci_dev;
3037 free_irq(dev->irq, dev);
3039 pci_free_consistent(pdev, R8169_RX_RING_BYTES, tp->RxDescArray,
3041 pci_free_consistent(pdev, R8169_TX_RING_BYTES, tp->TxDescArray,
3043 tp->TxDescArray = NULL;
3044 tp->RxDescArray = NULL;
3049 static void rtl_set_rx_mode(struct net_device *dev)
3051 struct rtl8169_private *tp = netdev_priv(dev);
3052 void __iomem *ioaddr = tp->mmio_addr;
3053 unsigned long flags;
3054 u32 mc_filter[2]; /* Multicast hash filter */
3058 if (dev->flags & IFF_PROMISC) {
3059 /* Unconditionally log net taps. */
3060 if (netif_msg_link(tp)) {
3061 printk(KERN_NOTICE "%s: Promiscuous mode enabled.\n",
3065 AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
3067 mc_filter[1] = mc_filter[0] = 0xffffffff;
3068 } else if ((dev->mc_count > multicast_filter_limit)
3069 || (dev->flags & IFF_ALLMULTI)) {
3070 /* Too many to filter perfectly -- accept all multicasts. */
3071 rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
3072 mc_filter[1] = mc_filter[0] = 0xffffffff;
3074 struct dev_mc_list *mclist;
3077 rx_mode = AcceptBroadcast | AcceptMyPhys;
3078 mc_filter[1] = mc_filter[0] = 0;
3079 for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
3080 i++, mclist = mclist->next) {
3081 int bit_nr = ether_crc(ETH_ALEN, mclist->dmi_addr) >> 26;
3082 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
3083 rx_mode |= AcceptMulticast;
3087 spin_lock_irqsave(&tp->lock, flags);
3089 tmp = rtl8169_rx_config | rx_mode |
3090 (RTL_R32(RxConfig) & rtl_chip_info[tp->chipset].RxConfigMask);
3092 if ((tp->mac_version == RTL_GIGA_MAC_VER_11) ||
3093 (tp->mac_version == RTL_GIGA_MAC_VER_12) ||
3094 (tp->mac_version == RTL_GIGA_MAC_VER_13) ||
3095 (tp->mac_version == RTL_GIGA_MAC_VER_14) ||
3096 (tp->mac_version == RTL_GIGA_MAC_VER_15) ||
3097 (tp->mac_version == RTL_GIGA_MAC_VER_16) ||
3098 (tp->mac_version == RTL_GIGA_MAC_VER_17)) {
3099 mc_filter[0] = 0xffffffff;
3100 mc_filter[1] = 0xffffffff;
3103 RTL_W32(MAR0 + 0, mc_filter[0]);
3104 RTL_W32(MAR0 + 4, mc_filter[1]);
3106 RTL_W32(RxConfig, tmp);
3108 spin_unlock_irqrestore(&tp->lock, flags);
3112 * rtl8169_get_stats - Get rtl8169 read/write statistics
3113 * @dev: The Ethernet Device to get statistics for
3115 * Get TX/RX statistics for rtl8169
3117 static struct net_device_stats *rtl8169_get_stats(struct net_device *dev)
3119 struct rtl8169_private *tp = netdev_priv(dev);
3120 void __iomem *ioaddr = tp->mmio_addr;
3121 unsigned long flags;
3123 if (netif_running(dev)) {
3124 spin_lock_irqsave(&tp->lock, flags);
3125 dev->stats.rx_missed_errors += RTL_R32(RxMissed);
3126 RTL_W32(RxMissed, 0);
3127 spin_unlock_irqrestore(&tp->lock, flags);
3135 static int rtl8169_suspend(struct pci_dev *pdev, pm_message_t state)
3137 struct net_device *dev = pci_get_drvdata(pdev);
3138 struct rtl8169_private *tp = netdev_priv(dev);
3139 void __iomem *ioaddr = tp->mmio_addr;
3141 if (!netif_running(dev))
3142 goto out_pci_suspend;
3144 netif_device_detach(dev);
3145 netif_stop_queue(dev);
3147 spin_lock_irq(&tp->lock);
3149 rtl8169_asic_down(ioaddr);
3151 dev->stats.rx_missed_errors += RTL_R32(RxMissed);
3152 RTL_W32(RxMissed, 0);
3154 spin_unlock_irq(&tp->lock);
3157 pci_save_state(pdev);
3158 pci_enable_wake(pdev, pci_choose_state(pdev, state),
3159 (tp->features & RTL_FEATURE_WOL) ? 1 : 0);
3160 pci_set_power_state(pdev, pci_choose_state(pdev, state));
3165 static int rtl8169_resume(struct pci_dev *pdev)
3167 struct net_device *dev = pci_get_drvdata(pdev);
3169 pci_set_power_state(pdev, PCI_D0);
3170 pci_restore_state(pdev);
3171 pci_enable_wake(pdev, PCI_D0, 0);
3173 if (!netif_running(dev))
3176 netif_device_attach(dev);
3178 rtl8169_schedule_work(dev, rtl8169_reset_task);
3183 #endif /* CONFIG_PM */
3185 static struct pci_driver rtl8169_pci_driver = {
3187 .id_table = rtl8169_pci_tbl,
3188 .probe = rtl8169_init_one,
3189 .remove = __devexit_p(rtl8169_remove_one),
3191 .suspend = rtl8169_suspend,
3192 .resume = rtl8169_resume,
3196 static int __init rtl8169_init_module(void)
3198 return pci_register_driver(&rtl8169_pci_driver);
3201 static void __exit rtl8169_cleanup_module(void)
3203 pci_unregister_driver(&rtl8169_pci_driver);
3206 module_init(rtl8169_init_module);
3207 module_exit(rtl8169_cleanup_module);