2 tda18271-common.c - driver for the Philips / NXP TDA18271 silicon tuner
4 Copyright (C) 2007, 2008 Michael Krufky <mkrufky@linuxtv.org>
6 This program is free software; you can redistribute it and/or modify
7 it under the terms of the GNU General Public License as published by
8 the Free Software Foundation; either version 2 of the License, or
9 (at your option) any later version.
11 This program is distributed in the hope that it will be useful,
12 but WITHOUT ANY WARRANTY; without even the implied warranty of
13 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 GNU General Public License for more details.
16 You should have received a copy of the GNU General Public License
17 along with this program; if not, write to the Free Software
18 Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 #include "tda18271-priv.h"
23 static int tda18271_i2c_gate_ctrl(struct dvb_frontend *fe, int enable)
25 struct tda18271_priv *priv = fe->tuner_priv;
26 enum tda18271_i2c_gate gate;
30 case TDA18271_GATE_DIGITAL:
31 case TDA18271_GATE_ANALOG:
34 case TDA18271_GATE_AUTO:
37 case TDA18271_DIGITAL:
38 gate = TDA18271_GATE_DIGITAL;
42 gate = TDA18271_GATE_ANALOG;
48 case TDA18271_GATE_ANALOG:
49 if (fe->ops.analog_ops.i2c_gate_ctrl)
50 ret = fe->ops.analog_ops.i2c_gate_ctrl(fe, enable);
52 case TDA18271_GATE_DIGITAL:
53 if (fe->ops.i2c_gate_ctrl)
54 ret = fe->ops.i2c_gate_ctrl(fe, enable);
64 /*---------------------------------------------------------------------*/
66 static void tda18271_dump_regs(struct dvb_frontend *fe, int extended)
68 struct tda18271_priv *priv = fe->tuner_priv;
69 unsigned char *regs = priv->tda18271_regs;
71 tda_reg("=== TDA18271 REG DUMP ===\n");
72 tda_reg("ID_BYTE = 0x%02x\n", 0xff & regs[R_ID]);
73 tda_reg("THERMO_BYTE = 0x%02x\n", 0xff & regs[R_TM]);
74 tda_reg("POWER_LEVEL_BYTE = 0x%02x\n", 0xff & regs[R_PL]);
75 tda_reg("EASY_PROG_BYTE_1 = 0x%02x\n", 0xff & regs[R_EP1]);
76 tda_reg("EASY_PROG_BYTE_2 = 0x%02x\n", 0xff & regs[R_EP2]);
77 tda_reg("EASY_PROG_BYTE_3 = 0x%02x\n", 0xff & regs[R_EP3]);
78 tda_reg("EASY_PROG_BYTE_4 = 0x%02x\n", 0xff & regs[R_EP4]);
79 tda_reg("EASY_PROG_BYTE_5 = 0x%02x\n", 0xff & regs[R_EP5]);
80 tda_reg("CAL_POST_DIV_BYTE = 0x%02x\n", 0xff & regs[R_CPD]);
81 tda_reg("CAL_DIV_BYTE_1 = 0x%02x\n", 0xff & regs[R_CD1]);
82 tda_reg("CAL_DIV_BYTE_2 = 0x%02x\n", 0xff & regs[R_CD2]);
83 tda_reg("CAL_DIV_BYTE_3 = 0x%02x\n", 0xff & regs[R_CD3]);
84 tda_reg("MAIN_POST_DIV_BYTE = 0x%02x\n", 0xff & regs[R_MPD]);
85 tda_reg("MAIN_DIV_BYTE_1 = 0x%02x\n", 0xff & regs[R_MD1]);
86 tda_reg("MAIN_DIV_BYTE_2 = 0x%02x\n", 0xff & regs[R_MD2]);
87 tda_reg("MAIN_DIV_BYTE_3 = 0x%02x\n", 0xff & regs[R_MD3]);
89 /* only dump extended regs if DBG_ADV is set */
90 if (!(tda18271_debug & DBG_ADV))
93 /* W indicates write-only registers.
94 * Register dump for write-only registers shows last value written. */
96 tda_reg("EXTENDED_BYTE_1 = 0x%02x\n", 0xff & regs[R_EB1]);
97 tda_reg("EXTENDED_BYTE_2 = 0x%02x\n", 0xff & regs[R_EB2]);
98 tda_reg("EXTENDED_BYTE_3 = 0x%02x\n", 0xff & regs[R_EB3]);
99 tda_reg("EXTENDED_BYTE_4 = 0x%02x\n", 0xff & regs[R_EB4]);
100 tda_reg("EXTENDED_BYTE_5 = 0x%02x\n", 0xff & regs[R_EB5]);
101 tda_reg("EXTENDED_BYTE_6 = 0x%02x\n", 0xff & regs[R_EB6]);
102 tda_reg("EXTENDED_BYTE_7 = 0x%02x\n", 0xff & regs[R_EB7]);
103 tda_reg("EXTENDED_BYTE_8 = 0x%02x\n", 0xff & regs[R_EB8]);
104 tda_reg("EXTENDED_BYTE_9 W = 0x%02x\n", 0xff & regs[R_EB9]);
105 tda_reg("EXTENDED_BYTE_10 = 0x%02x\n", 0xff & regs[R_EB10]);
106 tda_reg("EXTENDED_BYTE_11 = 0x%02x\n", 0xff & regs[R_EB11]);
107 tda_reg("EXTENDED_BYTE_12 = 0x%02x\n", 0xff & regs[R_EB12]);
108 tda_reg("EXTENDED_BYTE_13 = 0x%02x\n", 0xff & regs[R_EB13]);
109 tda_reg("EXTENDED_BYTE_14 = 0x%02x\n", 0xff & regs[R_EB14]);
110 tda_reg("EXTENDED_BYTE_15 = 0x%02x\n", 0xff & regs[R_EB15]);
111 tda_reg("EXTENDED_BYTE_16 W = 0x%02x\n", 0xff & regs[R_EB16]);
112 tda_reg("EXTENDED_BYTE_17 W = 0x%02x\n", 0xff & regs[R_EB17]);
113 tda_reg("EXTENDED_BYTE_18 = 0x%02x\n", 0xff & regs[R_EB18]);
114 tda_reg("EXTENDED_BYTE_19 W = 0x%02x\n", 0xff & regs[R_EB19]);
115 tda_reg("EXTENDED_BYTE_20 W = 0x%02x\n", 0xff & regs[R_EB20]);
116 tda_reg("EXTENDED_BYTE_21 = 0x%02x\n", 0xff & regs[R_EB21]);
117 tda_reg("EXTENDED_BYTE_22 = 0x%02x\n", 0xff & regs[R_EB22]);
118 tda_reg("EXTENDED_BYTE_23 = 0x%02x\n", 0xff & regs[R_EB23]);
121 int tda18271_read_regs(struct dvb_frontend *fe)
123 struct tda18271_priv *priv = fe->tuner_priv;
124 unsigned char *regs = priv->tda18271_regs;
125 unsigned char buf = 0x00;
127 struct i2c_msg msg[] = {
128 { .addr = priv->i2c_props.addr, .flags = 0,
129 .buf = &buf, .len = 1 },
130 { .addr = priv->i2c_props.addr, .flags = I2C_M_RD,
131 .buf = regs, .len = 16 }
134 tda18271_i2c_gate_ctrl(fe, 1);
136 /* read all registers */
137 ret = i2c_transfer(priv->i2c_props.adap, msg, 2);
139 tda18271_i2c_gate_ctrl(fe, 0);
142 tda_err("ERROR: i2c_transfer returned: %d\n", ret);
144 if (tda18271_debug & DBG_REG)
145 tda18271_dump_regs(fe, 0);
147 return (ret == 2 ? 0 : ret);
150 int tda18271_read_extended(struct dvb_frontend *fe)
152 struct tda18271_priv *priv = fe->tuner_priv;
153 unsigned char *regs = priv->tda18271_regs;
154 unsigned char regdump[TDA18271_NUM_REGS];
155 unsigned char buf = 0x00;
157 struct i2c_msg msg[] = {
158 { .addr = priv->i2c_props.addr, .flags = 0,
159 .buf = &buf, .len = 1 },
160 { .addr = priv->i2c_props.addr, .flags = I2C_M_RD,
161 .buf = regdump, .len = TDA18271_NUM_REGS }
164 tda18271_i2c_gate_ctrl(fe, 1);
166 /* read all registers */
167 ret = i2c_transfer(priv->i2c_props.adap, msg, 2);
169 tda18271_i2c_gate_ctrl(fe, 0);
172 tda_err("ERROR: i2c_transfer returned: %d\n", ret);
174 for (i = 0; i < TDA18271_NUM_REGS; i++) {
175 /* don't update write-only registers */
181 regs[i] = regdump[i];
184 if (tda18271_debug & DBG_REG)
185 tda18271_dump_regs(fe, 1);
187 return (ret == 2 ? 0 : ret);
190 int tda18271_write_regs(struct dvb_frontend *fe, int idx, int len)
192 struct tda18271_priv *priv = fe->tuner_priv;
193 unsigned char *regs = priv->tda18271_regs;
194 unsigned char buf[TDA18271_NUM_REGS + 1];
195 struct i2c_msg msg = { .addr = priv->i2c_props.addr, .flags = 0,
196 .buf = buf, .len = len + 1 };
199 BUG_ON((len == 0) || (idx + len > sizeof(buf)));
202 for (i = 1; i <= len; i++)
203 buf[i] = regs[idx - 1 + i];
205 tda18271_i2c_gate_ctrl(fe, 1);
207 /* write registers */
208 ret = i2c_transfer(priv->i2c_props.adap, &msg, 1);
210 tda18271_i2c_gate_ctrl(fe, 0);
213 tda_err("ERROR: i2c_transfer returned: %d\n", ret);
215 return (ret == 1 ? 0 : ret);
218 /*---------------------------------------------------------------------*/
220 int tda18271_charge_pump_source(struct dvb_frontend *fe,
221 enum tda18271_pll pll, int force)
223 struct tda18271_priv *priv = fe->tuner_priv;
224 unsigned char *regs = priv->tda18271_regs;
226 int r_cp = (pll == TDA18271_CAL_PLL) ? R_EB7 : R_EB4;
229 regs[r_cp] |= ((force & 1) << 5);
231 return tda18271_write_regs(fe, r_cp, 1);
234 int tda18271_init_regs(struct dvb_frontend *fe)
236 struct tda18271_priv *priv = fe->tuner_priv;
237 unsigned char *regs = priv->tda18271_regs;
239 tda_dbg("initializing registers for device @ %d-%04x\n",
240 i2c_adapter_id(priv->i2c_props.adap),
241 priv->i2c_props.addr);
243 /* initialize registers */
328 if (priv->small_i2c) {
329 tda18271_write_regs(fe, 0x00, 0x10);
330 tda18271_write_regs(fe, 0x10, 0x10);
331 tda18271_write_regs(fe, 0x20, 0x07);
333 tda18271_write_regs(fe, 0x00, TDA18271_NUM_REGS);
335 /* setup agc1 gain */
337 tda18271_write_regs(fe, R_EB17, 1);
339 tda18271_write_regs(fe, R_EB17, 1);
341 tda18271_write_regs(fe, R_EB17, 1);
343 tda18271_write_regs(fe, R_EB17, 1);
345 /* setup agc2 gain */
346 if ((priv->id) == TDA18271HDC1) {
348 tda18271_write_regs(fe, R_EB20, 1);
350 tda18271_write_regs(fe, R_EB20, 1);
352 tda18271_write_regs(fe, R_EB20, 1);
354 tda18271_write_regs(fe, R_EB20, 1);
357 /* image rejection calibration */
372 tda18271_write_regs(fe, R_EP3, 11);
374 if ((priv->id) == TDA18271HDC2) {
375 /* main pll cp source on */
376 tda18271_charge_pump_source(fe, TDA18271_MAIN_PLL, 1);
379 /* main pll cp source off */
380 tda18271_charge_pump_source(fe, TDA18271_MAIN_PLL, 0);
383 msleep(5); /* pll locking */
385 /* launch detector */
386 tda18271_write_regs(fe, R_EP1, 1);
387 msleep(5); /* wanted low measurement */
394 tda18271_write_regs(fe, R_EP3, 7);
395 msleep(5); /* pll locking */
397 /* launch optimization algorithm */
398 tda18271_write_regs(fe, R_EP2, 1);
399 msleep(30); /* image low optimization completion */
409 tda18271_write_regs(fe, R_EP3, 11);
410 msleep(5); /* pll locking */
412 /* launch detector */
413 tda18271_write_regs(fe, R_EP1, 1);
414 msleep(5); /* wanted mid measurement */
421 tda18271_write_regs(fe, R_EP3, 7);
422 msleep(5); /* pll locking */
424 /* launch optimization algorithm */
425 tda18271_write_regs(fe, R_EP2, 1);
426 msleep(30); /* image mid optimization completion */
437 tda18271_write_regs(fe, R_EP3, 11);
438 msleep(5); /* pll locking */
440 /* launch detector */
441 tda18271_write_regs(fe, R_EP1, 1);
442 msleep(5); /* wanted high measurement */
448 tda18271_write_regs(fe, R_EP3, 7);
449 msleep(5); /* pll locking */
451 /* launch optimization algorithm */
452 tda18271_write_regs(fe, R_EP2, 1);
453 msleep(30); /* image high optimization completion */
455 /* return to normal mode */
457 tda18271_write_regs(fe, R_EP4, 1);
460 tda18271_write_regs(fe, R_EP1, 1);
465 /*---------------------------------------------------------------------*/
468 * Standby modes, EP3 [7:5]
470 * | SM || SM_LT || SM_XT || mode description
471 * |=====\\=======\\=======\\===================================
472 * | 0 || 0 || 0 || normal mode
473 * |-----||-------||-------||-----------------------------------
474 * | || || || standby mode w/ slave tuner output
475 * | 1 || 0 || 0 || & loop thru & xtal oscillator on
476 * |-----||-------||-------||-----------------------------------
477 * | 1 || 1 || 0 || standby mode w/ xtal oscillator on
478 * |-----||-------||-------||-----------------------------------
479 * | 1 || 1 || 1 || power off
483 int tda18271_set_standby_mode(struct dvb_frontend *fe,
484 int sm, int sm_lt, int sm_xt)
486 struct tda18271_priv *priv = fe->tuner_priv;
487 unsigned char *regs = priv->tda18271_regs;
489 if (tda18271_debug & DBG_ADV)
490 tda_dbg("sm = %d, sm_lt = %d, sm_xt = %d\n", sm, sm_lt, sm_xt);
492 regs[R_EP3] &= ~0xe0; /* clear sm, sm_lt, sm_xt */
493 regs[R_EP3] |= sm ? (1 << 7) : 0 |
494 sm_lt ? (1 << 6) : 0 |
495 sm_xt ? (1 << 5) : 0;
497 return tda18271_write_regs(fe, R_EP3, 1);
500 /*---------------------------------------------------------------------*/
502 int tda18271_calc_main_pll(struct dvb_frontend *fe, u32 freq)
504 /* sets main post divider & divider bytes, but does not write them */
505 struct tda18271_priv *priv = fe->tuner_priv;
506 unsigned char *regs = priv->tda18271_regs;
510 int ret = tda18271_lookup_pll_map(fe, MAIN_PLL, &freq, &pd, &d);
514 regs[R_MPD] = (0x77 & pd);
516 switch (priv->mode) {
517 case TDA18271_ANALOG:
518 regs[R_MPD] &= ~0x08;
520 case TDA18271_DIGITAL:
525 div = ((d * (freq / 1000)) << 7) / 125;
527 regs[R_MD1] = 0x7f & (div >> 16);
528 regs[R_MD2] = 0xff & (div >> 8);
529 regs[R_MD3] = 0xff & div;
534 int tda18271_calc_cal_pll(struct dvb_frontend *fe, u32 freq)
536 /* sets cal post divider & divider bytes, but does not write them */
537 struct tda18271_priv *priv = fe->tuner_priv;
538 unsigned char *regs = priv->tda18271_regs;
542 int ret = tda18271_lookup_pll_map(fe, CAL_PLL, &freq, &pd, &d);
548 div = ((d * (freq / 1000)) << 7) / 125;
550 regs[R_CD1] = 0x7f & (div >> 16);
551 regs[R_CD2] = 0xff & (div >> 8);
552 regs[R_CD3] = 0xff & div;
557 /*---------------------------------------------------------------------*/
559 int tda18271_calc_bp_filter(struct dvb_frontend *fe, u32 *freq)
561 /* sets bp filter bits, but does not write them */
562 struct tda18271_priv *priv = fe->tuner_priv;
563 unsigned char *regs = priv->tda18271_regs;
566 int ret = tda18271_lookup_map(fe, BP_FILTER, freq, &val);
570 regs[R_EP1] &= ~0x07; /* clear bp filter bits */
571 regs[R_EP1] |= (0x07 & val);
576 int tda18271_calc_km(struct dvb_frontend *fe, u32 *freq)
578 /* sets K & M bits, but does not write them */
579 struct tda18271_priv *priv = fe->tuner_priv;
580 unsigned char *regs = priv->tda18271_regs;
583 int ret = tda18271_lookup_map(fe, RF_CAL_KMCO, freq, &val);
587 regs[R_EB13] &= ~0x7c; /* clear k & m bits */
588 regs[R_EB13] |= (0x7c & val);
593 int tda18271_calc_rf_band(struct dvb_frontend *fe, u32 *freq)
595 /* sets rf band bits, but does not write them */
596 struct tda18271_priv *priv = fe->tuner_priv;
597 unsigned char *regs = priv->tda18271_regs;
600 int ret = tda18271_lookup_map(fe, RF_BAND, freq, &val);
604 regs[R_EP2] &= ~0xe0; /* clear rf band bits */
605 regs[R_EP2] |= (0xe0 & (val << 5));
610 int tda18271_calc_gain_taper(struct dvb_frontend *fe, u32 *freq)
612 /* sets gain taper bits, but does not write them */
613 struct tda18271_priv *priv = fe->tuner_priv;
614 unsigned char *regs = priv->tda18271_regs;
617 int ret = tda18271_lookup_map(fe, GAIN_TAPER, freq, &val);
621 regs[R_EP2] &= ~0x1f; /* clear gain taper bits */
622 regs[R_EP2] |= (0x1f & val);
627 int tda18271_calc_ir_measure(struct dvb_frontend *fe, u32 *freq)
629 /* sets IR Meas bits, but does not write them */
630 struct tda18271_priv *priv = fe->tuner_priv;
631 unsigned char *regs = priv->tda18271_regs;
634 int ret = tda18271_lookup_map(fe, IR_MEASURE, freq, &val);
638 regs[R_EP5] &= ~0x07;
639 regs[R_EP5] |= (0x07 & val);
644 int tda18271_calc_rf_cal(struct dvb_frontend *fe, u32 *freq)
646 /* sets rf cal byte (RFC_Cprog), but does not write it */
647 struct tda18271_priv *priv = fe->tuner_priv;
648 unsigned char *regs = priv->tda18271_regs;
651 int ret = tda18271_lookup_map(fe, RF_CAL, freq, &val);
652 /* The TDA18271HD/C1 rf_cal map lookup is expected to go out of range
653 * for frequencies above 61.1 MHz. In these cases, the internal RF
654 * tracking filters calibration mechanism is used.
656 * There is no need to warn the user about this.
667 * Overrides for Emacs so that we follow Linus's tabbing style.
668 * ---------------------------------------------------------------------------