2 * Copyright (c) 2007, 2008 QLogic Corporation. All rights reserved.
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
33 #include <linux/spinlock.h>
35 #include "ipath_kernel.h"
36 #include "ipath_verbs.h"
37 #include "ipath_common.h"
39 #define SDMA_DESCQ_SZ PAGE_SIZE /* 256 entries per 4KB page */
41 static void vl15_watchdog_enq(struct ipath_devdata *dd)
43 /* ipath_sdma_lock must already be held */
44 if (atomic_inc_return(&dd->ipath_sdma_vl15_count) == 1) {
45 unsigned long interval = (HZ + 19) / 20;
46 dd->ipath_sdma_vl15_timer.expires = jiffies + interval;
47 add_timer(&dd->ipath_sdma_vl15_timer);
51 static void vl15_watchdog_deq(struct ipath_devdata *dd)
53 /* ipath_sdma_lock must already be held */
54 if (atomic_dec_return(&dd->ipath_sdma_vl15_count) != 0) {
55 unsigned long interval = (HZ + 19) / 20;
56 mod_timer(&dd->ipath_sdma_vl15_timer, jiffies + interval);
58 del_timer(&dd->ipath_sdma_vl15_timer);
62 static void vl15_watchdog_timeout(unsigned long opaque)
64 struct ipath_devdata *dd = (struct ipath_devdata *)opaque;
66 if (atomic_read(&dd->ipath_sdma_vl15_count) != 0) {
67 ipath_dbg("vl15 watchdog timeout - clearing\n");
68 ipath_cancel_sends(dd, 1);
71 ipath_dbg("vl15 watchdog timeout - "
72 "condition already cleared\n");
76 static void unmap_desc(struct ipath_devdata *dd, unsigned head)
78 __le64 *descqp = &dd->ipath_sdma_descq[head].qw[0];
83 desc[0] = le64_to_cpu(descqp[0]);
84 desc[1] = le64_to_cpu(descqp[1]);
86 addr = (desc[1] << 32) | (desc[0] >> 32);
87 len = (desc[0] >> 14) & (0x7ffULL << 2);
88 dma_unmap_single(&dd->pcidev->dev, addr, len, DMA_TO_DEVICE);
92 * ipath_sdma_lock should be locked before calling this.
94 int ipath_sdma_make_progress(struct ipath_devdata *dd)
96 struct list_head *lp = NULL;
97 struct ipath_sdma_txreq *txp = NULL;
102 if (!list_empty(&dd->ipath_sdma_activelist)) {
103 lp = dd->ipath_sdma_activelist.next;
104 txp = list_entry(lp, struct ipath_sdma_txreq, list);
105 start_idx = txp->start_idx;
109 * Read the SDMA head register in order to know that the
110 * interrupt clear has been written to the chip.
111 * Otherwise, we may not get an interrupt for the last
112 * descriptor in the queue.
114 dmahead = (u16)ipath_read_kreg32(dd, dd->ipath_kregs->kr_senddmahead);
115 /* sanity check return value for error handling (chip reset, etc.) */
116 if (dmahead >= dd->ipath_sdma_descq_cnt)
119 while (dd->ipath_sdma_descq_head != dmahead) {
120 if (txp && txp->flags & IPATH_SDMA_TXREQ_F_FREEDESC &&
121 dd->ipath_sdma_descq_head == start_idx) {
122 unmap_desc(dd, dd->ipath_sdma_descq_head);
124 if (start_idx == dd->ipath_sdma_descq_cnt)
128 /* increment free count and head */
129 dd->ipath_sdma_descq_removed++;
130 if (++dd->ipath_sdma_descq_head == dd->ipath_sdma_descq_cnt)
131 dd->ipath_sdma_descq_head = 0;
133 if (txp && txp->next_descq_idx == dd->ipath_sdma_descq_head) {
134 /* move to notify list */
135 if (txp->flags & IPATH_SDMA_TXREQ_F_VL15)
136 vl15_watchdog_deq(dd);
137 list_move_tail(lp, &dd->ipath_sdma_notifylist);
138 if (!list_empty(&dd->ipath_sdma_activelist)) {
139 lp = dd->ipath_sdma_activelist.next;
140 txp = list_entry(lp, struct ipath_sdma_txreq,
142 start_idx = txp->start_idx;
152 tasklet_hi_schedule(&dd->ipath_sdma_notify_task);
158 static void ipath_sdma_notify(struct ipath_devdata *dd, struct list_head *list)
160 struct ipath_sdma_txreq *txp, *txp_next;
162 list_for_each_entry_safe(txp, txp_next, list, list) {
163 list_del_init(&txp->list);
166 (*txp->callback)(txp->callback_cookie,
167 txp->callback_status);
171 static void sdma_notify_taskbody(struct ipath_devdata *dd)
174 struct list_head list;
176 INIT_LIST_HEAD(&list);
178 spin_lock_irqsave(&dd->ipath_sdma_lock, flags);
180 list_splice_init(&dd->ipath_sdma_notifylist, &list);
182 spin_unlock_irqrestore(&dd->ipath_sdma_lock, flags);
184 ipath_sdma_notify(dd, &list);
187 * The IB verbs layer needs to see the callback before getting
188 * the call to ipath_ib_piobufavail() because the callback
189 * handles releasing resources the next send will need.
190 * Otherwise, we could do these calls in
191 * ipath_sdma_make_progress().
193 ipath_ib_piobufavail(dd->verbs_dev);
196 static void sdma_notify_task(unsigned long opaque)
198 struct ipath_devdata *dd = (struct ipath_devdata *)opaque;
200 if (!test_bit(IPATH_SDMA_SHUTDOWN, &dd->ipath_sdma_status))
201 sdma_notify_taskbody(dd);
204 static void dump_sdma_state(struct ipath_devdata *dd)
208 reg = ipath_read_kreg64(dd, dd->ipath_kregs->kr_senddmastatus);
209 ipath_cdbg(VERBOSE, "kr_senddmastatus: 0x%016lx\n", reg);
211 reg = ipath_read_kreg64(dd, dd->ipath_kregs->kr_sendctrl);
212 ipath_cdbg(VERBOSE, "kr_sendctrl: 0x%016lx\n", reg);
214 reg = ipath_read_kreg64(dd, dd->ipath_kregs->kr_senddmabufmask0);
215 ipath_cdbg(VERBOSE, "kr_senddmabufmask0: 0x%016lx\n", reg);
217 reg = ipath_read_kreg64(dd, dd->ipath_kregs->kr_senddmabufmask1);
218 ipath_cdbg(VERBOSE, "kr_senddmabufmask1: 0x%016lx\n", reg);
220 reg = ipath_read_kreg64(dd, dd->ipath_kregs->kr_senddmabufmask2);
221 ipath_cdbg(VERBOSE, "kr_senddmabufmask2: 0x%016lx\n", reg);
223 reg = ipath_read_kreg64(dd, dd->ipath_kregs->kr_senddmatail);
224 ipath_cdbg(VERBOSE, "kr_senddmatail: 0x%016lx\n", reg);
226 reg = ipath_read_kreg64(dd, dd->ipath_kregs->kr_senddmahead);
227 ipath_cdbg(VERBOSE, "kr_senddmahead: 0x%016lx\n", reg);
230 static void sdma_abort_task(unsigned long opaque)
232 struct ipath_devdata *dd = (struct ipath_devdata *) opaque;
237 if (test_bit(IPATH_SDMA_SHUTDOWN, &dd->ipath_sdma_status))
240 spin_lock_irqsave(&dd->ipath_sdma_lock, flags);
242 status = dd->ipath_sdma_status & IPATH_SDMA_ABORT_MASK;
245 if (status == IPATH_SDMA_ABORT_NONE)
248 /* ipath_sdma_abort() is done, waiting for interrupt */
249 if (status == IPATH_SDMA_ABORT_DISARMED) {
250 if (jiffies < dd->ipath_sdma_abort_intr_timeout)
251 goto resched_noprint;
252 /* give up, intr got lost somewhere */
253 ipath_dbg("give up waiting for SDMADISABLED intr\n");
254 __set_bit(IPATH_SDMA_DISABLED, &dd->ipath_sdma_status);
255 status = IPATH_SDMA_ABORT_ABORTED;
258 /* everything is stopped, time to clean up and restart */
259 if (status == IPATH_SDMA_ABORT_ABORTED) {
260 struct ipath_sdma_txreq *txp, *txpnext;
264 hwstatus = ipath_read_kreg64(dd,
265 dd->ipath_kregs->kr_senddmastatus);
267 if (/* ScoreBoardDrainInProg */
268 test_bit(63, &hwstatus) ||
270 test_bit(62, &hwstatus) ||
271 /* InternalSDmaEnable */
272 test_bit(61, &hwstatus) ||
274 !test_bit(30, &hwstatus)) {
275 if (dd->ipath_sdma_reset_wait > 0) {
276 /* not done shutting down sdma */
277 --dd->ipath_sdma_reset_wait;
280 ipath_cdbg(VERBOSE, "gave up waiting for quiescent "
281 "status after SDMA reset, continuing\n");
285 /* dequeue all "sent" requests */
286 list_for_each_entry_safe(txp, txpnext,
287 &dd->ipath_sdma_activelist, list) {
288 txp->callback_status = IPATH_SDMA_TXREQ_S_ABORTED;
289 if (txp->flags & IPATH_SDMA_TXREQ_F_VL15)
290 vl15_watchdog_deq(dd);
291 list_move_tail(&txp->list, &dd->ipath_sdma_notifylist);
295 tasklet_hi_schedule(&dd->ipath_sdma_notify_task);
297 /* reset our notion of head and tail */
298 dd->ipath_sdma_descq_tail = 0;
299 dd->ipath_sdma_descq_head = 0;
300 dd->ipath_sdma_head_dma[0] = 0;
301 dd->ipath_sdma_generation = 0;
302 dd->ipath_sdma_descq_removed = dd->ipath_sdma_descq_added;
304 /* Reset SendDmaLenGen */
305 ipath_write_kreg(dd, dd->ipath_kregs->kr_senddmalengen,
306 (u64) dd->ipath_sdma_descq_cnt | (1ULL << 18));
308 /* done with sdma state for a bit */
309 spin_unlock_irqrestore(&dd->ipath_sdma_lock, flags);
311 /* restart sdma engine */
312 spin_lock_irqsave(&dd->ipath_sendctrl_lock, flags);
313 dd->ipath_sendctrl &= ~INFINIPATH_S_SDMAENABLE;
314 ipath_write_kreg(dd, dd->ipath_kregs->kr_sendctrl,
316 ipath_read_kreg64(dd, dd->ipath_kregs->kr_scratch);
317 dd->ipath_sendctrl |= INFINIPATH_S_SDMAENABLE;
318 ipath_write_kreg(dd, dd->ipath_kregs->kr_sendctrl,
320 ipath_read_kreg64(dd, dd->ipath_kregs->kr_scratch);
321 spin_unlock_irqrestore(&dd->ipath_sendctrl_lock, flags);
323 ipath_dbg("sdma restarted from abort\n");
325 /* now clear status bits */
326 spin_lock_irqsave(&dd->ipath_sdma_lock, flags);
327 __clear_bit(IPATH_SDMA_ABORTING, &dd->ipath_sdma_status);
328 __clear_bit(IPATH_SDMA_DISARMED, &dd->ipath_sdma_status);
329 __clear_bit(IPATH_SDMA_DISABLED, &dd->ipath_sdma_status);
331 /* make sure I see next message */
332 dd->ipath_sdma_abort_jiffies = 0;
339 * for now, keep spinning
340 * JAG - this is bad to just have default be a loop without
343 if (jiffies > dd->ipath_sdma_abort_jiffies) {
344 ipath_dbg("looping with status 0x%016llx\n",
345 dd->ipath_sdma_status);
346 dd->ipath_sdma_abort_jiffies = jiffies + 5 * HZ;
349 spin_unlock_irqrestore(&dd->ipath_sdma_lock, flags);
350 if (!test_bit(IPATH_SDMA_SHUTDOWN, &dd->ipath_sdma_status))
351 tasklet_hi_schedule(&dd->ipath_sdma_abort_task);
355 spin_unlock_irqrestore(&dd->ipath_sdma_lock, flags);
357 /* kick upper layers */
359 ipath_ib_piobufavail(dd->verbs_dev);
363 * This is called from interrupt context.
365 void ipath_sdma_intr(struct ipath_devdata *dd)
369 spin_lock_irqsave(&dd->ipath_sdma_lock, flags);
371 (void) ipath_sdma_make_progress(dd);
373 spin_unlock_irqrestore(&dd->ipath_sdma_lock, flags);
376 static int alloc_sdma(struct ipath_devdata *dd)
380 /* Allocate memory for SendDMA descriptor FIFO */
381 dd->ipath_sdma_descq = dma_alloc_coherent(&dd->pcidev->dev,
382 SDMA_DESCQ_SZ, &dd->ipath_sdma_descq_phys, GFP_KERNEL);
384 if (!dd->ipath_sdma_descq) {
385 ipath_dev_err(dd, "failed to allocate SendDMA descriptor "
391 dd->ipath_sdma_descq_cnt =
392 SDMA_DESCQ_SZ / sizeof(struct ipath_sdma_desc);
394 /* Allocate memory for DMA of head register to memory */
395 dd->ipath_sdma_head_dma = dma_alloc_coherent(&dd->pcidev->dev,
396 PAGE_SIZE, &dd->ipath_sdma_head_phys, GFP_KERNEL);
397 if (!dd->ipath_sdma_head_dma) {
398 ipath_dev_err(dd, "failed to allocate SendDMA head memory\n");
402 dd->ipath_sdma_head_dma[0] = 0;
404 init_timer(&dd->ipath_sdma_vl15_timer);
405 dd->ipath_sdma_vl15_timer.function = vl15_watchdog_timeout;
406 dd->ipath_sdma_vl15_timer.data = (unsigned long)dd;
407 atomic_set(&dd->ipath_sdma_vl15_count, 0);
412 dma_free_coherent(&dd->pcidev->dev, SDMA_DESCQ_SZ,
413 (void *)dd->ipath_sdma_descq, dd->ipath_sdma_descq_phys);
414 dd->ipath_sdma_descq = NULL;
415 dd->ipath_sdma_descq_phys = 0;
420 int setup_sdma(struct ipath_devdata *dd)
425 u64 senddmabufmask[3] = { 0 };
428 ret = alloc_sdma(dd);
432 if (!dd->ipath_sdma_descq) {
433 ipath_dev_err(dd, "SendDMA memory not allocated\n");
437 dd->ipath_sdma_status = 0;
438 dd->ipath_sdma_abort_jiffies = 0;
439 dd->ipath_sdma_generation = 0;
440 dd->ipath_sdma_descq_tail = 0;
441 dd->ipath_sdma_descq_head = 0;
442 dd->ipath_sdma_descq_removed = 0;
443 dd->ipath_sdma_descq_added = 0;
445 /* Set SendDmaBase */
446 ipath_write_kreg(dd, dd->ipath_kregs->kr_senddmabase,
447 dd->ipath_sdma_descq_phys);
448 /* Set SendDmaLenGen */
449 tmp64 = dd->ipath_sdma_descq_cnt;
450 tmp64 |= 1<<18; /* enable generation checking */
451 ipath_write_kreg(dd, dd->ipath_kregs->kr_senddmalengen, tmp64);
452 /* Set SendDmaTail */
453 ipath_write_kreg(dd, dd->ipath_kregs->kr_senddmatail,
454 dd->ipath_sdma_descq_tail);
455 /* Set SendDmaHeadAddr */
456 ipath_write_kreg(dd, dd->ipath_kregs->kr_senddmaheadaddr,
457 dd->ipath_sdma_head_phys);
459 /* Reserve all the former "kernel" piobufs */
460 n = dd->ipath_piobcnt2k + dd->ipath_piobcnt4k - dd->ipath_pioreserved;
461 for (i = dd->ipath_lastport_piobuf; i < n; ++i) {
462 unsigned word = i / 64;
463 unsigned bit = i & 63;
465 senddmabufmask[word] |= 1ULL << bit;
467 ipath_chg_pioavailkernel(dd, dd->ipath_lastport_piobuf,
468 n - dd->ipath_lastport_piobuf, 0);
469 ipath_write_kreg(dd, dd->ipath_kregs->kr_senddmabufmask0,
471 ipath_write_kreg(dd, dd->ipath_kregs->kr_senddmabufmask1,
473 ipath_write_kreg(dd, dd->ipath_kregs->kr_senddmabufmask2,
476 INIT_LIST_HEAD(&dd->ipath_sdma_activelist);
477 INIT_LIST_HEAD(&dd->ipath_sdma_notifylist);
479 tasklet_init(&dd->ipath_sdma_notify_task, sdma_notify_task,
481 tasklet_init(&dd->ipath_sdma_abort_task, sdma_abort_task,
485 spin_lock_irqsave(&dd->ipath_sendctrl_lock, flags);
486 dd->ipath_sendctrl |= INFINIPATH_S_SDMAENABLE |
487 INFINIPATH_S_SDMAINTENABLE;
488 ipath_write_kreg(dd, dd->ipath_kregs->kr_sendctrl, dd->ipath_sendctrl);
489 ipath_read_kreg64(dd, dd->ipath_kregs->kr_scratch);
490 __set_bit(IPATH_SDMA_RUNNING, &dd->ipath_sdma_status);
491 spin_unlock_irqrestore(&dd->ipath_sendctrl_lock, flags);
497 void teardown_sdma(struct ipath_devdata *dd)
499 struct ipath_sdma_txreq *txp, *txpnext;
501 dma_addr_t sdma_head_phys = 0;
502 dma_addr_t sdma_descq_phys = 0;
503 void *sdma_descq = NULL;
504 void *sdma_head_dma = NULL;
506 spin_lock_irqsave(&dd->ipath_sdma_lock, flags);
507 __clear_bit(IPATH_SDMA_RUNNING, &dd->ipath_sdma_status);
508 __set_bit(IPATH_SDMA_ABORTING, &dd->ipath_sdma_status);
509 __set_bit(IPATH_SDMA_SHUTDOWN, &dd->ipath_sdma_status);
510 spin_unlock_irqrestore(&dd->ipath_sdma_lock, flags);
512 tasklet_kill(&dd->ipath_sdma_abort_task);
513 tasklet_kill(&dd->ipath_sdma_notify_task);
516 spin_lock_irqsave(&dd->ipath_sendctrl_lock, flags);
517 dd->ipath_sendctrl &= ~INFINIPATH_S_SDMAENABLE;
518 ipath_write_kreg(dd, dd->ipath_kregs->kr_sendctrl,
520 ipath_read_kreg64(dd, dd->ipath_kregs->kr_scratch);
521 spin_unlock_irqrestore(&dd->ipath_sendctrl_lock, flags);
523 spin_lock_irqsave(&dd->ipath_sdma_lock, flags);
524 /* dequeue all "sent" requests */
525 list_for_each_entry_safe(txp, txpnext, &dd->ipath_sdma_activelist,
527 txp->callback_status = IPATH_SDMA_TXREQ_S_SHUTDOWN;
528 if (txp->flags & IPATH_SDMA_TXREQ_F_VL15)
529 vl15_watchdog_deq(dd);
530 list_move_tail(&txp->list, &dd->ipath_sdma_notifylist);
532 spin_unlock_irqrestore(&dd->ipath_sdma_lock, flags);
534 sdma_notify_taskbody(dd);
536 del_timer_sync(&dd->ipath_sdma_vl15_timer);
538 spin_lock_irqsave(&dd->ipath_sdma_lock, flags);
540 dd->ipath_sdma_abort_jiffies = 0;
542 ipath_write_kreg(dd, dd->ipath_kregs->kr_senddmabase, 0);
543 ipath_write_kreg(dd, dd->ipath_kregs->kr_senddmalengen, 0);
544 ipath_write_kreg(dd, dd->ipath_kregs->kr_senddmatail, 0);
545 ipath_write_kreg(dd, dd->ipath_kregs->kr_senddmaheadaddr, 0);
546 ipath_write_kreg(dd, dd->ipath_kregs->kr_senddmabufmask0, 0);
547 ipath_write_kreg(dd, dd->ipath_kregs->kr_senddmabufmask1, 0);
548 ipath_write_kreg(dd, dd->ipath_kregs->kr_senddmabufmask2, 0);
550 if (dd->ipath_sdma_head_dma) {
551 sdma_head_dma = (void *) dd->ipath_sdma_head_dma;
552 sdma_head_phys = dd->ipath_sdma_head_phys;
553 dd->ipath_sdma_head_dma = NULL;
554 dd->ipath_sdma_head_phys = 0;
557 if (dd->ipath_sdma_descq) {
558 sdma_descq = dd->ipath_sdma_descq;
559 sdma_descq_phys = dd->ipath_sdma_descq_phys;
560 dd->ipath_sdma_descq = NULL;
561 dd->ipath_sdma_descq_phys = 0;
564 spin_unlock_irqrestore(&dd->ipath_sdma_lock, flags);
567 dma_free_coherent(&dd->pcidev->dev, PAGE_SIZE,
568 sdma_head_dma, sdma_head_phys);
571 dma_free_coherent(&dd->pcidev->dev, SDMA_DESCQ_SZ,
572 sdma_descq, sdma_descq_phys);
575 static inline void make_sdma_desc(struct ipath_devdata *dd,
576 u64 *sdmadesc, u64 addr, u64 dwlen, u64 dwoffset)
579 /* SDmaPhyAddr[47:32] */
580 sdmadesc[1] = addr >> 32;
581 /* SDmaPhyAddr[31:0] */
582 sdmadesc[0] = (addr & 0xfffffffcULL) << 32;
583 /* SDmaGeneration[1:0] */
584 sdmadesc[0] |= (dd->ipath_sdma_generation & 3ULL) << 30;
585 /* SDmaDwordCount[10:0] */
586 sdmadesc[0] |= (dwlen & 0x7ffULL) << 16;
587 /* SDmaBufOffset[12:2] */
588 sdmadesc[0] |= dwoffset & 0x7ffULL;
592 * This function queues one IB packet onto the send DMA queue per call.
593 * The caller is responsible for checking:
594 * 1) The number of send DMA descriptor entries is less than the size of
595 * the descriptor queue.
596 * 2) The IB SGE addresses and lengths are 32-bit aligned
597 * (except possibly the last SGE's length)
598 * 3) The SGE addresses are suitable for passing to dma_map_single().
600 int ipath_sdma_verbs_send(struct ipath_devdata *dd,
601 struct ipath_sge_state *ss, u32 dwords,
602 struct ipath_verbs_txreq *tx)
606 struct ipath_sge *sge;
614 if ((tx->map_len + (dwords<<2)) > dd->ipath_ibmaxlen) {
615 ipath_dbg("packet size %X > ibmax %X, fail\n",
616 tx->map_len + (dwords<<2), dd->ipath_ibmaxlen);
621 spin_lock_irqsave(&dd->ipath_sdma_lock, flags);
624 if (unlikely(test_bit(IPATH_SDMA_ABORTING, &dd->ipath_sdma_status))) {
629 if (tx->txreq.sg_count > ipath_sdma_descq_freecnt(dd)) {
630 if (ipath_sdma_make_progress(dd))
636 addr = dma_map_single(&dd->pcidev->dev, tx->txreq.map_addr,
637 tx->map_len, DMA_TO_DEVICE);
638 if (dma_mapping_error(addr)) {
643 dwoffset = tx->map_len >> 2;
644 make_sdma_desc(dd, sdmadesc, (u64) addr, dwoffset, 0);
647 sdmadesc[0] |= 1ULL << 12;
648 if (tx->txreq.flags & IPATH_SDMA_TXREQ_F_USELARGEBUF)
649 sdmadesc[0] |= 1ULL << 14; /* SDmaUseLargeBuf */
651 /* write to the descq */
652 tail = dd->ipath_sdma_descq_tail;
653 descqp = &dd->ipath_sdma_descq[tail].qw[0];
654 *descqp++ = cpu_to_le64(sdmadesc[0]);
655 *descqp++ = cpu_to_le64(sdmadesc[1]);
657 if (tx->txreq.flags & IPATH_SDMA_TXREQ_F_FREEDESC)
658 tx->txreq.start_idx = tail;
660 /* increment the tail */
661 if (++tail == dd->ipath_sdma_descq_cnt) {
663 descqp = &dd->ipath_sdma_descq[0].qw[0];
664 ++dd->ipath_sdma_generation;
673 if (len > sge->length)
675 if (len > sge->sge_length)
676 len = sge->sge_length;
679 addr = dma_map_single(&dd->pcidev->dev, sge->vaddr, dw << 2,
681 make_sdma_desc(dd, sdmadesc, (u64) addr, dw, dwoffset);
682 /* SDmaUseLargeBuf has to be set in every descriptor */
683 if (tx->txreq.flags & IPATH_SDMA_TXREQ_F_USELARGEBUF)
684 sdmadesc[0] |= 1ULL << 14;
685 /* write to the descq */
686 *descqp++ = cpu_to_le64(sdmadesc[0]);
687 *descqp++ = cpu_to_le64(sdmadesc[1]);
689 /* increment the tail */
690 if (++tail == dd->ipath_sdma_descq_cnt) {
692 descqp = &dd->ipath_sdma_descq[0].qw[0];
693 ++dd->ipath_sdma_generation;
697 sge->sge_length -= len;
698 if (sge->sge_length == 0) {
700 *sge = *ss->sg_list++;
701 } else if (sge->length == 0 && sge->mr != NULL) {
702 if (++sge->n >= IPATH_SEGSZ) {
703 if (++sge->m >= sge->mr->mapsz)
708 sge->mr->map[sge->m]->segs[sge->n].vaddr;
710 sge->mr->map[sge->m]->segs[sge->n].length;
718 descqp = &dd->ipath_sdma_descq[dd->ipath_sdma_descq_cnt].qw[0];
721 descqp[0] |= __constant_cpu_to_le64(1ULL << 11);
722 if (tx->txreq.flags & IPATH_SDMA_TXREQ_F_INTREQ) {
724 descqp[0] |= __constant_cpu_to_le64(1ULL << 15);
727 /* Commit writes to memory and advance the tail on the chip */
729 ipath_write_kreg(dd, dd->ipath_kregs->kr_senddmatail, tail);
731 tx->txreq.next_descq_idx = tail;
732 tx->txreq.callback_status = IPATH_SDMA_TXREQ_S_OK;
733 dd->ipath_sdma_descq_tail = tail;
734 dd->ipath_sdma_descq_added += tx->txreq.sg_count;
735 list_add_tail(&tx->txreq.list, &dd->ipath_sdma_activelist);
736 if (tx->txreq.flags & IPATH_SDMA_TXREQ_F_VL15)
737 vl15_watchdog_enq(dd);
740 spin_unlock_irqrestore(&dd->ipath_sdma_lock, flags);