2 w83627ehf - Driver for the hardware monitoring functionality of
3 the Winbond W83627EHF Super-I/O chip
4 Copyright (C) 2005 Jean Delvare <khali@linux-fr.org>
5 Copyright (C) 2006 Yuan Mu (Winbond),
6 Rudolf Marek <r.marek@assembler.cz>
7 David Hubbard <david.c.hubbard@gmail.com>
9 Shamelessly ripped from the w83627hf driver
10 Copyright (C) 2003 Mark Studebaker
12 Thanks to Leon Moonen, Steve Cliffe and Grant Coady for their help
13 in testing and debugging this driver.
15 This driver also supports the W83627EHG, which is the lead-free
16 version of the W83627EHF.
18 This program is free software; you can redistribute it and/or modify
19 it under the terms of the GNU General Public License as published by
20 the Free Software Foundation; either version 2 of the License, or
21 (at your option) any later version.
23 This program is distributed in the hope that it will be useful,
24 but WITHOUT ANY WARRANTY; without even the implied warranty of
25 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
26 GNU General Public License for more details.
28 You should have received a copy of the GNU General Public License
29 along with this program; if not, write to the Free Software
30 Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
33 Supports the following chips:
35 Chip #vin #fan #pwm #temp chip IDs man ID
36 w83627ehf 10 5 4 3 0x8850 0x88 0x5ca3
38 w83627dhg 9 5 4 3 0xa020 0xc1 0x5ca3
41 #include <linux/module.h>
42 #include <linux/init.h>
43 #include <linux/slab.h>
44 #include <linux/jiffies.h>
45 #include <linux/platform_device.h>
46 #include <linux/hwmon.h>
47 #include <linux/hwmon-sysfs.h>
48 #include <linux/hwmon-vid.h>
49 #include <linux/err.h>
50 #include <linux/mutex.h>
54 enum kinds { w83627ehf, w83627dhg };
56 /* used to set data->name = w83627ehf_device_names[data->sio_kind] */
57 static const char * w83627ehf_device_names[] = {
62 static unsigned short force_id;
63 module_param(force_id, ushort, 0);
64 MODULE_PARM_DESC(force_id, "Override the detected device ID");
66 #define DRVNAME "w83627ehf"
69 * Super-I/O constants and functions
72 #define W83627EHF_LD_HWM 0x0b
74 #define SIO_REG_LDSEL 0x07 /* Logical device select */
75 #define SIO_REG_DEVID 0x20 /* Device ID (2 bytes) */
76 #define SIO_REG_EN_VRM10 0x2C /* GPIO3, GPIO4 selection */
77 #define SIO_REG_ENABLE 0x30 /* Logical device enable */
78 #define SIO_REG_ADDR 0x60 /* Logical device address (2 bytes) */
79 #define SIO_REG_VID_CTRL 0xF0 /* VID control */
80 #define SIO_REG_VID_DATA 0xF1 /* VID data */
82 #define SIO_W83627EHF_ID 0x8850
83 #define SIO_W83627EHG_ID 0x8860
84 #define SIO_W83627DHG_ID 0xa020
85 #define SIO_ID_MASK 0xFFF0
88 superio_outb(int ioreg, int reg, int val)
95 superio_inb(int ioreg, int reg)
98 return inb(ioreg + 1);
102 superio_select(int ioreg, int ld)
104 outb(SIO_REG_LDSEL, ioreg);
109 superio_enter(int ioreg)
116 superio_exit(int ioreg)
119 outb(0x02, ioreg + 1);
126 #define IOREGION_ALIGNMENT ~7
127 #define IOREGION_OFFSET 5
128 #define IOREGION_LENGTH 2
129 #define ADDR_REG_OFFSET 0
130 #define DATA_REG_OFFSET 1
132 #define W83627EHF_REG_BANK 0x4E
133 #define W83627EHF_REG_CONFIG 0x40
135 /* Not currently used:
136 * REG_MAN_ID has the value 0x5ca3 for all supported chips.
137 * REG_CHIP_ID == 0x88/0xa1/0xc1 depending on chip model.
138 * REG_MAN_ID is at port 0x4f
139 * REG_CHIP_ID is at port 0x58 */
141 static const u16 W83627EHF_REG_FAN[] = { 0x28, 0x29, 0x2a, 0x3f, 0x553 };
142 static const u16 W83627EHF_REG_FAN_MIN[] = { 0x3b, 0x3c, 0x3d, 0x3e, 0x55c };
144 /* The W83627EHF registers for nr=7,8,9 are in bank 5 */
145 #define W83627EHF_REG_IN_MAX(nr) ((nr < 7) ? (0x2b + (nr) * 2) : \
146 (0x554 + (((nr) - 7) * 2)))
147 #define W83627EHF_REG_IN_MIN(nr) ((nr < 7) ? (0x2c + (nr) * 2) : \
148 (0x555 + (((nr) - 7) * 2)))
149 #define W83627EHF_REG_IN(nr) ((nr < 7) ? (0x20 + (nr)) : \
152 #define W83627EHF_REG_TEMP1 0x27
153 #define W83627EHF_REG_TEMP1_HYST 0x3a
154 #define W83627EHF_REG_TEMP1_OVER 0x39
155 static const u16 W83627EHF_REG_TEMP[] = { 0x150, 0x250 };
156 static const u16 W83627EHF_REG_TEMP_HYST[] = { 0x153, 0x253 };
157 static const u16 W83627EHF_REG_TEMP_OVER[] = { 0x155, 0x255 };
158 static const u16 W83627EHF_REG_TEMP_CONFIG[] = { 0x152, 0x252 };
160 /* Fan clock dividers are spread over the following five registers */
161 #define W83627EHF_REG_FANDIV1 0x47
162 #define W83627EHF_REG_FANDIV2 0x4B
163 #define W83627EHF_REG_VBAT 0x5D
164 #define W83627EHF_REG_DIODE 0x59
165 #define W83627EHF_REG_SMI_OVT 0x4C
167 #define W83627EHF_REG_ALARM1 0x459
168 #define W83627EHF_REG_ALARM2 0x45A
169 #define W83627EHF_REG_ALARM3 0x45B
171 /* SmartFan registers */
172 /* DC or PWM output fan configuration */
173 static const u8 W83627EHF_REG_PWM_ENABLE[] = {
174 0x04, /* SYS FAN0 output mode and PWM mode */
175 0x04, /* CPU FAN0 output mode and PWM mode */
176 0x12, /* AUX FAN mode */
177 0x62, /* CPU fan1 mode */
180 static const u8 W83627EHF_PWM_MODE_SHIFT[] = { 0, 1, 0, 6 };
181 static const u8 W83627EHF_PWM_ENABLE_SHIFT[] = { 2, 4, 1, 4 };
183 /* FAN Duty Cycle, be used to control */
184 static const u8 W83627EHF_REG_PWM[] = { 0x01, 0x03, 0x11, 0x61 };
185 static const u8 W83627EHF_REG_TARGET[] = { 0x05, 0x06, 0x13, 0x63 };
186 static const u8 W83627EHF_REG_TOLERANCE[] = { 0x07, 0x07, 0x14, 0x62 };
189 /* Advanced Fan control, some values are common for all fans */
190 static const u8 W83627EHF_REG_FAN_MIN_OUTPUT[] = { 0x08, 0x09, 0x15, 0x64 };
191 static const u8 W83627EHF_REG_FAN_STOP_TIME[] = { 0x0C, 0x0D, 0x17, 0x66 };
197 /* 1 is PWM mode, output in ms */
198 static inline unsigned int step_time_from_reg(u8 reg, u8 mode)
200 return mode ? 100 * reg : 400 * reg;
203 static inline u8 step_time_to_reg(unsigned int msec, u8 mode)
205 return SENSORS_LIMIT((mode ? (msec + 50) / 100 :
206 (msec + 200) / 400), 1, 255);
209 static inline unsigned int
210 fan_from_reg(u8 reg, unsigned int div)
212 if (reg == 0 || reg == 255)
214 return 1350000U / (reg * div);
217 static inline unsigned int
224 temp1_from_reg(s8 reg)
230 temp1_to_reg(long temp, int min, int max)
237 return (temp - 500) / 1000;
238 return (temp + 500) / 1000;
241 /* Some of analog inputs have internal scaling (2x), 8mV is ADC LSB */
243 static u8 scale_in[10] = { 8, 8, 16, 16, 8, 8, 8, 16, 16, 8 };
245 static inline long in_from_reg(u8 reg, u8 nr)
247 return reg * scale_in[nr];
250 static inline u8 in_to_reg(u32 val, u8 nr)
252 return SENSORS_LIMIT(((val + (scale_in[nr] / 2)) / scale_in[nr]), 0, 255);
256 * Data structures and manipulation thereof
259 struct w83627ehf_data {
260 int addr; /* IO base of hw monitor block */
263 struct device *hwmon_dev;
266 struct mutex update_lock;
267 char valid; /* !=0 if following fields are valid */
268 unsigned long last_updated; /* In jiffies */
270 /* Register values */
271 u8 in_num; /* number of in inputs we have */
272 u8 in[10]; /* Register value */
273 u8 in_max[10]; /* Register value */
274 u8 in_min[10]; /* Register value */
278 u8 has_fan; /* some fan inputs can be disabled */
285 s16 temp_max_hyst[2];
288 u8 pwm_mode[4]; /* 0->DC variable voltage, 1->PWM variable duty cycle */
289 u8 pwm_enable[4]; /* 1->manual
290 2->thermal cruise (also called SmartFan I) */
295 u8 fan_min_output[4]; /* minimum fan speed */
302 struct w83627ehf_sio_data {
307 static inline int is_word_sized(u16 reg)
309 return (((reg & 0xff00) == 0x100
310 || (reg & 0xff00) == 0x200)
311 && ((reg & 0x00ff) == 0x50
312 || (reg & 0x00ff) == 0x53
313 || (reg & 0x00ff) == 0x55));
316 /* Registers 0x50-0x5f are banked */
317 static inline void w83627ehf_set_bank(struct w83627ehf_data *data, u16 reg)
319 if ((reg & 0x00f0) == 0x50) {
320 outb_p(W83627EHF_REG_BANK, data->addr + ADDR_REG_OFFSET);
321 outb_p(reg >> 8, data->addr + DATA_REG_OFFSET);
325 /* Not strictly necessary, but play it safe for now */
326 static inline void w83627ehf_reset_bank(struct w83627ehf_data *data, u16 reg)
329 outb_p(W83627EHF_REG_BANK, data->addr + ADDR_REG_OFFSET);
330 outb_p(0, data->addr + DATA_REG_OFFSET);
334 static u16 w83627ehf_read_value(struct w83627ehf_data *data, u16 reg)
336 int res, word_sized = is_word_sized(reg);
338 mutex_lock(&data->lock);
340 w83627ehf_set_bank(data, reg);
341 outb_p(reg & 0xff, data->addr + ADDR_REG_OFFSET);
342 res = inb_p(data->addr + DATA_REG_OFFSET);
344 outb_p((reg & 0xff) + 1,
345 data->addr + ADDR_REG_OFFSET);
346 res = (res << 8) + inb_p(data->addr + DATA_REG_OFFSET);
348 w83627ehf_reset_bank(data, reg);
350 mutex_unlock(&data->lock);
355 static int w83627ehf_write_value(struct w83627ehf_data *data, u16 reg, u16 value)
357 int word_sized = is_word_sized(reg);
359 mutex_lock(&data->lock);
361 w83627ehf_set_bank(data, reg);
362 outb_p(reg & 0xff, data->addr + ADDR_REG_OFFSET);
364 outb_p(value >> 8, data->addr + DATA_REG_OFFSET);
365 outb_p((reg & 0xff) + 1,
366 data->addr + ADDR_REG_OFFSET);
368 outb_p(value & 0xff, data->addr + DATA_REG_OFFSET);
369 w83627ehf_reset_bank(data, reg);
371 mutex_unlock(&data->lock);
375 /* This function assumes that the caller holds data->update_lock */
376 static void w83627ehf_write_fan_div(struct w83627ehf_data *data, int nr)
382 reg = (w83627ehf_read_value(data, W83627EHF_REG_FANDIV1) & 0xcf)
383 | ((data->fan_div[0] & 0x03) << 4);
384 /* fan5 input control bit is write only, compute the value */
385 reg |= (data->has_fan & (1 << 4)) ? 1 : 0;
386 w83627ehf_write_value(data, W83627EHF_REG_FANDIV1, reg);
387 reg = (w83627ehf_read_value(data, W83627EHF_REG_VBAT) & 0xdf)
388 | ((data->fan_div[0] & 0x04) << 3);
389 w83627ehf_write_value(data, W83627EHF_REG_VBAT, reg);
392 reg = (w83627ehf_read_value(data, W83627EHF_REG_FANDIV1) & 0x3f)
393 | ((data->fan_div[1] & 0x03) << 6);
394 /* fan5 input control bit is write only, compute the value */
395 reg |= (data->has_fan & (1 << 4)) ? 1 : 0;
396 w83627ehf_write_value(data, W83627EHF_REG_FANDIV1, reg);
397 reg = (w83627ehf_read_value(data, W83627EHF_REG_VBAT) & 0xbf)
398 | ((data->fan_div[1] & 0x04) << 4);
399 w83627ehf_write_value(data, W83627EHF_REG_VBAT, reg);
402 reg = (w83627ehf_read_value(data, W83627EHF_REG_FANDIV2) & 0x3f)
403 | ((data->fan_div[2] & 0x03) << 6);
404 w83627ehf_write_value(data, W83627EHF_REG_FANDIV2, reg);
405 reg = (w83627ehf_read_value(data, W83627EHF_REG_VBAT) & 0x7f)
406 | ((data->fan_div[2] & 0x04) << 5);
407 w83627ehf_write_value(data, W83627EHF_REG_VBAT, reg);
410 reg = (w83627ehf_read_value(data, W83627EHF_REG_DIODE) & 0xfc)
411 | (data->fan_div[3] & 0x03);
412 w83627ehf_write_value(data, W83627EHF_REG_DIODE, reg);
413 reg = (w83627ehf_read_value(data, W83627EHF_REG_SMI_OVT) & 0x7f)
414 | ((data->fan_div[3] & 0x04) << 5);
415 w83627ehf_write_value(data, W83627EHF_REG_SMI_OVT, reg);
418 reg = (w83627ehf_read_value(data, W83627EHF_REG_DIODE) & 0x73)
419 | ((data->fan_div[4] & 0x03) << 2)
420 | ((data->fan_div[4] & 0x04) << 5);
421 w83627ehf_write_value(data, W83627EHF_REG_DIODE, reg);
426 static void w83627ehf_update_fan_div(struct w83627ehf_data *data)
430 i = w83627ehf_read_value(data, W83627EHF_REG_FANDIV1);
431 data->fan_div[0] = (i >> 4) & 0x03;
432 data->fan_div[1] = (i >> 6) & 0x03;
433 i = w83627ehf_read_value(data, W83627EHF_REG_FANDIV2);
434 data->fan_div[2] = (i >> 6) & 0x03;
435 i = w83627ehf_read_value(data, W83627EHF_REG_VBAT);
436 data->fan_div[0] |= (i >> 3) & 0x04;
437 data->fan_div[1] |= (i >> 4) & 0x04;
438 data->fan_div[2] |= (i >> 5) & 0x04;
439 if (data->has_fan & ((1 << 3) | (1 << 4))) {
440 i = w83627ehf_read_value(data, W83627EHF_REG_DIODE);
441 data->fan_div[3] = i & 0x03;
442 data->fan_div[4] = ((i >> 2) & 0x03)
445 if (data->has_fan & (1 << 3)) {
446 i = w83627ehf_read_value(data, W83627EHF_REG_SMI_OVT);
447 data->fan_div[3] |= (i >> 5) & 0x04;
451 static struct w83627ehf_data *w83627ehf_update_device(struct device *dev)
453 struct w83627ehf_data *data = dev_get_drvdata(dev);
454 int pwmcfg = 0, tolerance = 0; /* shut up the compiler */
457 mutex_lock(&data->update_lock);
459 if (time_after(jiffies, data->last_updated + HZ + HZ/2)
461 /* Fan clock dividers */
462 w83627ehf_update_fan_div(data);
464 /* Measured voltages and limits */
465 for (i = 0; i < data->in_num; i++) {
466 data->in[i] = w83627ehf_read_value(data,
467 W83627EHF_REG_IN(i));
468 data->in_min[i] = w83627ehf_read_value(data,
469 W83627EHF_REG_IN_MIN(i));
470 data->in_max[i] = w83627ehf_read_value(data,
471 W83627EHF_REG_IN_MAX(i));
474 /* Measured fan speeds and limits */
475 for (i = 0; i < 5; i++) {
476 if (!(data->has_fan & (1 << i)))
479 data->fan[i] = w83627ehf_read_value(data,
480 W83627EHF_REG_FAN[i]);
481 data->fan_min[i] = w83627ehf_read_value(data,
482 W83627EHF_REG_FAN_MIN[i]);
484 /* If we failed to measure the fan speed and clock
485 divider can be increased, let's try that for next
487 if (data->fan[i] == 0xff
488 && data->fan_div[i] < 0x07) {
489 dev_dbg(dev, "Increasing fan%d "
490 "clock divider from %u to %u\n",
491 i + 1, div_from_reg(data->fan_div[i]),
492 div_from_reg(data->fan_div[i] + 1));
494 w83627ehf_write_fan_div(data, i);
495 /* Preserve min limit if possible */
496 if (data->fan_min[i] >= 2
497 && data->fan_min[i] != 255)
498 w83627ehf_write_value(data,
499 W83627EHF_REG_FAN_MIN[i],
500 (data->fan_min[i] /= 2));
504 for (i = 0; i < 4; i++) {
505 /* pwmcfg, tolarance mapped for i=0, i=1 to same reg */
507 pwmcfg = w83627ehf_read_value(data,
508 W83627EHF_REG_PWM_ENABLE[i]);
509 tolerance = w83627ehf_read_value(data,
510 W83627EHF_REG_TOLERANCE[i]);
513 ((pwmcfg >> W83627EHF_PWM_MODE_SHIFT[i]) & 1)
515 data->pwm_enable[i] =
516 ((pwmcfg >> W83627EHF_PWM_ENABLE_SHIFT[i])
518 data->pwm[i] = w83627ehf_read_value(data,
519 W83627EHF_REG_PWM[i]);
520 data->fan_min_output[i] = w83627ehf_read_value(data,
521 W83627EHF_REG_FAN_MIN_OUTPUT[i]);
522 data->fan_stop_time[i] = w83627ehf_read_value(data,
523 W83627EHF_REG_FAN_STOP_TIME[i]);
524 data->target_temp[i] =
525 w83627ehf_read_value(data,
526 W83627EHF_REG_TARGET[i]) &
527 (data->pwm_mode[i] == 1 ? 0x7f : 0xff);
528 data->tolerance[i] = (tolerance >> (i == 1 ? 4 : 0))
532 /* Measured temperatures and limits */
533 data->temp1 = w83627ehf_read_value(data,
534 W83627EHF_REG_TEMP1);
535 data->temp1_max = w83627ehf_read_value(data,
536 W83627EHF_REG_TEMP1_OVER);
537 data->temp1_max_hyst = w83627ehf_read_value(data,
538 W83627EHF_REG_TEMP1_HYST);
539 for (i = 0; i < 2; i++) {
540 data->temp[i] = w83627ehf_read_value(data,
541 W83627EHF_REG_TEMP[i]);
542 data->temp_max[i] = w83627ehf_read_value(data,
543 W83627EHF_REG_TEMP_OVER[i]);
544 data->temp_max_hyst[i] = w83627ehf_read_value(data,
545 W83627EHF_REG_TEMP_HYST[i]);
548 data->alarms = w83627ehf_read_value(data,
549 W83627EHF_REG_ALARM1) |
550 (w83627ehf_read_value(data,
551 W83627EHF_REG_ALARM2) << 8) |
552 (w83627ehf_read_value(data,
553 W83627EHF_REG_ALARM3) << 16);
555 data->last_updated = jiffies;
559 mutex_unlock(&data->update_lock);
564 * Sysfs callback functions
566 #define show_in_reg(reg) \
568 show_##reg(struct device *dev, struct device_attribute *attr, \
571 struct w83627ehf_data *data = w83627ehf_update_device(dev); \
572 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr); \
573 int nr = sensor_attr->index; \
574 return sprintf(buf, "%ld\n", in_from_reg(data->reg[nr], nr)); \
580 #define store_in_reg(REG, reg) \
582 store_in_##reg (struct device *dev, struct device_attribute *attr, \
583 const char *buf, size_t count) \
585 struct w83627ehf_data *data = dev_get_drvdata(dev); \
586 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr); \
587 int nr = sensor_attr->index; \
588 u32 val = simple_strtoul(buf, NULL, 10); \
590 mutex_lock(&data->update_lock); \
591 data->in_##reg[nr] = in_to_reg(val, nr); \
592 w83627ehf_write_value(data, W83627EHF_REG_IN_##REG(nr), \
593 data->in_##reg[nr]); \
594 mutex_unlock(&data->update_lock); \
598 store_in_reg(MIN, min)
599 store_in_reg(MAX, max)
601 static ssize_t show_alarm(struct device *dev, struct device_attribute *attr, char *buf)
603 struct w83627ehf_data *data = w83627ehf_update_device(dev);
604 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
605 int nr = sensor_attr->index;
606 return sprintf(buf, "%u\n", (data->alarms >> nr) & 0x01);
609 static struct sensor_device_attribute sda_in_input[] = {
610 SENSOR_ATTR(in0_input, S_IRUGO, show_in, NULL, 0),
611 SENSOR_ATTR(in1_input, S_IRUGO, show_in, NULL, 1),
612 SENSOR_ATTR(in2_input, S_IRUGO, show_in, NULL, 2),
613 SENSOR_ATTR(in3_input, S_IRUGO, show_in, NULL, 3),
614 SENSOR_ATTR(in4_input, S_IRUGO, show_in, NULL, 4),
615 SENSOR_ATTR(in5_input, S_IRUGO, show_in, NULL, 5),
616 SENSOR_ATTR(in6_input, S_IRUGO, show_in, NULL, 6),
617 SENSOR_ATTR(in7_input, S_IRUGO, show_in, NULL, 7),
618 SENSOR_ATTR(in8_input, S_IRUGO, show_in, NULL, 8),
619 SENSOR_ATTR(in9_input, S_IRUGO, show_in, NULL, 9),
622 static struct sensor_device_attribute sda_in_alarm[] = {
623 SENSOR_ATTR(in0_alarm, S_IRUGO, show_alarm, NULL, 0),
624 SENSOR_ATTR(in1_alarm, S_IRUGO, show_alarm, NULL, 1),
625 SENSOR_ATTR(in2_alarm, S_IRUGO, show_alarm, NULL, 2),
626 SENSOR_ATTR(in3_alarm, S_IRUGO, show_alarm, NULL, 3),
627 SENSOR_ATTR(in4_alarm, S_IRUGO, show_alarm, NULL, 8),
628 SENSOR_ATTR(in5_alarm, S_IRUGO, show_alarm, NULL, 21),
629 SENSOR_ATTR(in6_alarm, S_IRUGO, show_alarm, NULL, 20),
630 SENSOR_ATTR(in7_alarm, S_IRUGO, show_alarm, NULL, 16),
631 SENSOR_ATTR(in8_alarm, S_IRUGO, show_alarm, NULL, 17),
632 SENSOR_ATTR(in9_alarm, S_IRUGO, show_alarm, NULL, 19),
635 static struct sensor_device_attribute sda_in_min[] = {
636 SENSOR_ATTR(in0_min, S_IWUSR | S_IRUGO, show_in_min, store_in_min, 0),
637 SENSOR_ATTR(in1_min, S_IWUSR | S_IRUGO, show_in_min, store_in_min, 1),
638 SENSOR_ATTR(in2_min, S_IWUSR | S_IRUGO, show_in_min, store_in_min, 2),
639 SENSOR_ATTR(in3_min, S_IWUSR | S_IRUGO, show_in_min, store_in_min, 3),
640 SENSOR_ATTR(in4_min, S_IWUSR | S_IRUGO, show_in_min, store_in_min, 4),
641 SENSOR_ATTR(in5_min, S_IWUSR | S_IRUGO, show_in_min, store_in_min, 5),
642 SENSOR_ATTR(in6_min, S_IWUSR | S_IRUGO, show_in_min, store_in_min, 6),
643 SENSOR_ATTR(in7_min, S_IWUSR | S_IRUGO, show_in_min, store_in_min, 7),
644 SENSOR_ATTR(in8_min, S_IWUSR | S_IRUGO, show_in_min, store_in_min, 8),
645 SENSOR_ATTR(in9_min, S_IWUSR | S_IRUGO, show_in_min, store_in_min, 9),
648 static struct sensor_device_attribute sda_in_max[] = {
649 SENSOR_ATTR(in0_max, S_IWUSR | S_IRUGO, show_in_max, store_in_max, 0),
650 SENSOR_ATTR(in1_max, S_IWUSR | S_IRUGO, show_in_max, store_in_max, 1),
651 SENSOR_ATTR(in2_max, S_IWUSR | S_IRUGO, show_in_max, store_in_max, 2),
652 SENSOR_ATTR(in3_max, S_IWUSR | S_IRUGO, show_in_max, store_in_max, 3),
653 SENSOR_ATTR(in4_max, S_IWUSR | S_IRUGO, show_in_max, store_in_max, 4),
654 SENSOR_ATTR(in5_max, S_IWUSR | S_IRUGO, show_in_max, store_in_max, 5),
655 SENSOR_ATTR(in6_max, S_IWUSR | S_IRUGO, show_in_max, store_in_max, 6),
656 SENSOR_ATTR(in7_max, S_IWUSR | S_IRUGO, show_in_max, store_in_max, 7),
657 SENSOR_ATTR(in8_max, S_IWUSR | S_IRUGO, show_in_max, store_in_max, 8),
658 SENSOR_ATTR(in9_max, S_IWUSR | S_IRUGO, show_in_max, store_in_max, 9),
661 #define show_fan_reg(reg) \
663 show_##reg(struct device *dev, struct device_attribute *attr, \
666 struct w83627ehf_data *data = w83627ehf_update_device(dev); \
667 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr); \
668 int nr = sensor_attr->index; \
669 return sprintf(buf, "%d\n", \
670 fan_from_reg(data->reg[nr], \
671 div_from_reg(data->fan_div[nr]))); \
674 show_fan_reg(fan_min);
677 show_fan_div(struct device *dev, struct device_attribute *attr,
680 struct w83627ehf_data *data = w83627ehf_update_device(dev);
681 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
682 int nr = sensor_attr->index;
683 return sprintf(buf, "%u\n", div_from_reg(data->fan_div[nr]));
687 store_fan_min(struct device *dev, struct device_attribute *attr,
688 const char *buf, size_t count)
690 struct w83627ehf_data *data = dev_get_drvdata(dev);
691 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
692 int nr = sensor_attr->index;
693 unsigned int val = simple_strtoul(buf, NULL, 10);
697 mutex_lock(&data->update_lock);
699 /* No min limit, alarm disabled */
700 data->fan_min[nr] = 255;
701 new_div = data->fan_div[nr]; /* No change */
702 dev_info(dev, "fan%u low limit and alarm disabled\n", nr + 1);
703 } else if ((reg = 1350000U / val) >= 128 * 255) {
704 /* Speed below this value cannot possibly be represented,
705 even with the highest divider (128) */
706 data->fan_min[nr] = 254;
707 new_div = 7; /* 128 == (1 << 7) */
708 dev_warn(dev, "fan%u low limit %u below minimum %u, set to "
709 "minimum\n", nr + 1, val, fan_from_reg(254, 128));
711 /* Speed above this value cannot possibly be represented,
712 even with the lowest divider (1) */
713 data->fan_min[nr] = 1;
714 new_div = 0; /* 1 == (1 << 0) */
715 dev_warn(dev, "fan%u low limit %u above maximum %u, set to "
716 "maximum\n", nr + 1, val, fan_from_reg(1, 1));
718 /* Automatically pick the best divider, i.e. the one such
719 that the min limit will correspond to a register value
720 in the 96..192 range */
722 while (reg > 192 && new_div < 7) {
726 data->fan_min[nr] = reg;
729 /* Write both the fan clock divider (if it changed) and the new
730 fan min (unconditionally) */
731 if (new_div != data->fan_div[nr]) {
732 /* Preserve the fan speed reading */
733 if (data->fan[nr] != 0xff) {
734 if (new_div > data->fan_div[nr])
735 data->fan[nr] >>= new_div - data->fan_div[nr];
736 else if (data->fan[nr] & 0x80)
737 data->fan[nr] = 0xff;
739 data->fan[nr] <<= data->fan_div[nr] - new_div;
742 dev_dbg(dev, "fan%u clock divider changed from %u to %u\n",
743 nr + 1, div_from_reg(data->fan_div[nr]),
744 div_from_reg(new_div));
745 data->fan_div[nr] = new_div;
746 w83627ehf_write_fan_div(data, nr);
747 /* Give the chip time to sample a new speed value */
748 data->last_updated = jiffies;
750 w83627ehf_write_value(data, W83627EHF_REG_FAN_MIN[nr],
752 mutex_unlock(&data->update_lock);
757 static struct sensor_device_attribute sda_fan_input[] = {
758 SENSOR_ATTR(fan1_input, S_IRUGO, show_fan, NULL, 0),
759 SENSOR_ATTR(fan2_input, S_IRUGO, show_fan, NULL, 1),
760 SENSOR_ATTR(fan3_input, S_IRUGO, show_fan, NULL, 2),
761 SENSOR_ATTR(fan4_input, S_IRUGO, show_fan, NULL, 3),
762 SENSOR_ATTR(fan5_input, S_IRUGO, show_fan, NULL, 4),
765 static struct sensor_device_attribute sda_fan_alarm[] = {
766 SENSOR_ATTR(fan1_alarm, S_IRUGO, show_alarm, NULL, 6),
767 SENSOR_ATTR(fan2_alarm, S_IRUGO, show_alarm, NULL, 7),
768 SENSOR_ATTR(fan3_alarm, S_IRUGO, show_alarm, NULL, 11),
769 SENSOR_ATTR(fan4_alarm, S_IRUGO, show_alarm, NULL, 10),
770 SENSOR_ATTR(fan5_alarm, S_IRUGO, show_alarm, NULL, 23),
773 static struct sensor_device_attribute sda_fan_min[] = {
774 SENSOR_ATTR(fan1_min, S_IWUSR | S_IRUGO, show_fan_min,
776 SENSOR_ATTR(fan2_min, S_IWUSR | S_IRUGO, show_fan_min,
778 SENSOR_ATTR(fan3_min, S_IWUSR | S_IRUGO, show_fan_min,
780 SENSOR_ATTR(fan4_min, S_IWUSR | S_IRUGO, show_fan_min,
782 SENSOR_ATTR(fan5_min, S_IWUSR | S_IRUGO, show_fan_min,
786 static struct sensor_device_attribute sda_fan_div[] = {
787 SENSOR_ATTR(fan1_div, S_IRUGO, show_fan_div, NULL, 0),
788 SENSOR_ATTR(fan2_div, S_IRUGO, show_fan_div, NULL, 1),
789 SENSOR_ATTR(fan3_div, S_IRUGO, show_fan_div, NULL, 2),
790 SENSOR_ATTR(fan4_div, S_IRUGO, show_fan_div, NULL, 3),
791 SENSOR_ATTR(fan5_div, S_IRUGO, show_fan_div, NULL, 4),
794 #define show_temp1_reg(reg) \
796 show_##reg(struct device *dev, struct device_attribute *attr, \
799 struct w83627ehf_data *data = w83627ehf_update_device(dev); \
800 return sprintf(buf, "%d\n", temp1_from_reg(data->reg)); \
802 show_temp1_reg(temp1);
803 show_temp1_reg(temp1_max);
804 show_temp1_reg(temp1_max_hyst);
806 #define store_temp1_reg(REG, reg) \
808 store_temp1_##reg(struct device *dev, struct device_attribute *attr, \
809 const char *buf, size_t count) \
811 struct w83627ehf_data *data = dev_get_drvdata(dev); \
812 long val = simple_strtol(buf, NULL, 10); \
814 mutex_lock(&data->update_lock); \
815 data->temp1_##reg = temp1_to_reg(val, -128000, 127000); \
816 w83627ehf_write_value(data, W83627EHF_REG_TEMP1_##REG, \
817 data->temp1_##reg); \
818 mutex_unlock(&data->update_lock); \
821 store_temp1_reg(OVER, max);
822 store_temp1_reg(HYST, max_hyst);
824 #define show_temp_reg(reg) \
826 show_##reg(struct device *dev, struct device_attribute *attr, \
829 struct w83627ehf_data *data = w83627ehf_update_device(dev); \
830 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr); \
831 int nr = sensor_attr->index; \
832 return sprintf(buf, "%d\n", \
833 LM75_TEMP_FROM_REG(data->reg[nr])); \
836 show_temp_reg(temp_max);
837 show_temp_reg(temp_max_hyst);
839 #define store_temp_reg(REG, reg) \
841 store_##reg(struct device *dev, struct device_attribute *attr, \
842 const char *buf, size_t count) \
844 struct w83627ehf_data *data = dev_get_drvdata(dev); \
845 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr); \
846 int nr = sensor_attr->index; \
847 long val = simple_strtol(buf, NULL, 10); \
849 mutex_lock(&data->update_lock); \
850 data->reg[nr] = LM75_TEMP_TO_REG(val); \
851 w83627ehf_write_value(data, W83627EHF_REG_TEMP_##REG[nr], \
853 mutex_unlock(&data->update_lock); \
856 store_temp_reg(OVER, temp_max);
857 store_temp_reg(HYST, temp_max_hyst);
860 show_temp_type(struct device *dev, struct device_attribute *attr, char *buf)
862 struct w83627ehf_data *data = w83627ehf_update_device(dev);
863 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
864 int nr = sensor_attr->index;
865 return sprintf(buf, "%d\n", (int)data->temp_type[nr]);
868 static struct sensor_device_attribute sda_temp[] = {
869 SENSOR_ATTR(temp1_input, S_IRUGO, show_temp1, NULL, 0),
870 SENSOR_ATTR(temp2_input, S_IRUGO, show_temp, NULL, 0),
871 SENSOR_ATTR(temp3_input, S_IRUGO, show_temp, NULL, 1),
872 SENSOR_ATTR(temp1_max, S_IRUGO | S_IWUSR, show_temp1_max,
874 SENSOR_ATTR(temp2_max, S_IRUGO | S_IWUSR, show_temp_max,
876 SENSOR_ATTR(temp3_max, S_IRUGO | S_IWUSR, show_temp_max,
878 SENSOR_ATTR(temp1_max_hyst, S_IRUGO | S_IWUSR, show_temp1_max_hyst,
879 store_temp1_max_hyst, 0),
880 SENSOR_ATTR(temp2_max_hyst, S_IRUGO | S_IWUSR, show_temp_max_hyst,
881 store_temp_max_hyst, 0),
882 SENSOR_ATTR(temp3_max_hyst, S_IRUGO | S_IWUSR, show_temp_max_hyst,
883 store_temp_max_hyst, 1),
884 SENSOR_ATTR(temp1_alarm, S_IRUGO, show_alarm, NULL, 4),
885 SENSOR_ATTR(temp2_alarm, S_IRUGO, show_alarm, NULL, 5),
886 SENSOR_ATTR(temp3_alarm, S_IRUGO, show_alarm, NULL, 13),
887 SENSOR_ATTR(temp1_type, S_IRUGO, show_temp_type, NULL, 0),
888 SENSOR_ATTR(temp2_type, S_IRUGO, show_temp_type, NULL, 1),
889 SENSOR_ATTR(temp3_type, S_IRUGO, show_temp_type, NULL, 2),
892 #define show_pwm_reg(reg) \
893 static ssize_t show_##reg (struct device *dev, struct device_attribute *attr, \
896 struct w83627ehf_data *data = w83627ehf_update_device(dev); \
897 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr); \
898 int nr = sensor_attr->index; \
899 return sprintf(buf, "%d\n", data->reg[nr]); \
902 show_pwm_reg(pwm_mode)
903 show_pwm_reg(pwm_enable)
907 store_pwm_mode(struct device *dev, struct device_attribute *attr,
908 const char *buf, size_t count)
910 struct w83627ehf_data *data = dev_get_drvdata(dev);
911 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
912 int nr = sensor_attr->index;
913 u32 val = simple_strtoul(buf, NULL, 10);
918 mutex_lock(&data->update_lock);
919 reg = w83627ehf_read_value(data, W83627EHF_REG_PWM_ENABLE[nr]);
920 data->pwm_mode[nr] = val;
921 reg &= ~(1 << W83627EHF_PWM_MODE_SHIFT[nr]);
923 reg |= 1 << W83627EHF_PWM_MODE_SHIFT[nr];
924 w83627ehf_write_value(data, W83627EHF_REG_PWM_ENABLE[nr], reg);
925 mutex_unlock(&data->update_lock);
930 store_pwm(struct device *dev, struct device_attribute *attr,
931 const char *buf, size_t count)
933 struct w83627ehf_data *data = dev_get_drvdata(dev);
934 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
935 int nr = sensor_attr->index;
936 u32 val = SENSORS_LIMIT(simple_strtoul(buf, NULL, 10), 0, 255);
938 mutex_lock(&data->update_lock);
940 w83627ehf_write_value(data, W83627EHF_REG_PWM[nr], val);
941 mutex_unlock(&data->update_lock);
946 store_pwm_enable(struct device *dev, struct device_attribute *attr,
947 const char *buf, size_t count)
949 struct w83627ehf_data *data = dev_get_drvdata(dev);
950 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
951 int nr = sensor_attr->index;
952 u32 val = simple_strtoul(buf, NULL, 10);
955 if (!val || (val > 2)) /* only modes 1 and 2 are supported */
957 mutex_lock(&data->update_lock);
958 reg = w83627ehf_read_value(data, W83627EHF_REG_PWM_ENABLE[nr]);
959 data->pwm_enable[nr] = val;
960 reg &= ~(0x03 << W83627EHF_PWM_ENABLE_SHIFT[nr]);
961 reg |= (val - 1) << W83627EHF_PWM_ENABLE_SHIFT[nr];
962 w83627ehf_write_value(data, W83627EHF_REG_PWM_ENABLE[nr], reg);
963 mutex_unlock(&data->update_lock);
968 #define show_tol_temp(reg) \
969 static ssize_t show_##reg(struct device *dev, struct device_attribute *attr, \
972 struct w83627ehf_data *data = w83627ehf_update_device(dev); \
973 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr); \
974 int nr = sensor_attr->index; \
975 return sprintf(buf, "%d\n", temp1_from_reg(data->reg[nr])); \
978 show_tol_temp(tolerance)
979 show_tol_temp(target_temp)
982 store_target_temp(struct device *dev, struct device_attribute *attr,
983 const char *buf, size_t count)
985 struct w83627ehf_data *data = dev_get_drvdata(dev);
986 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
987 int nr = sensor_attr->index;
988 u8 val = temp1_to_reg(simple_strtoul(buf, NULL, 10), 0, 127000);
990 mutex_lock(&data->update_lock);
991 data->target_temp[nr] = val;
992 w83627ehf_write_value(data, W83627EHF_REG_TARGET[nr], val);
993 mutex_unlock(&data->update_lock);
998 store_tolerance(struct device *dev, struct device_attribute *attr,
999 const char *buf, size_t count)
1001 struct w83627ehf_data *data = dev_get_drvdata(dev);
1002 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1003 int nr = sensor_attr->index;
1005 /* Limit the temp to 0C - 15C */
1006 u8 val = temp1_to_reg(simple_strtoul(buf, NULL, 10), 0, 15000);
1008 mutex_lock(&data->update_lock);
1009 reg = w83627ehf_read_value(data, W83627EHF_REG_TOLERANCE[nr]);
1010 data->tolerance[nr] = val;
1012 reg = (reg & 0x0f) | (val << 4);
1014 reg = (reg & 0xf0) | val;
1015 w83627ehf_write_value(data, W83627EHF_REG_TOLERANCE[nr], reg);
1016 mutex_unlock(&data->update_lock);
1020 static struct sensor_device_attribute sda_pwm[] = {
1021 SENSOR_ATTR(pwm1, S_IWUSR | S_IRUGO, show_pwm, store_pwm, 0),
1022 SENSOR_ATTR(pwm2, S_IWUSR | S_IRUGO, show_pwm, store_pwm, 1),
1023 SENSOR_ATTR(pwm3, S_IWUSR | S_IRUGO, show_pwm, store_pwm, 2),
1024 SENSOR_ATTR(pwm4, S_IWUSR | S_IRUGO, show_pwm, store_pwm, 3),
1027 static struct sensor_device_attribute sda_pwm_mode[] = {
1028 SENSOR_ATTR(pwm1_mode, S_IWUSR | S_IRUGO, show_pwm_mode,
1030 SENSOR_ATTR(pwm2_mode, S_IWUSR | S_IRUGO, show_pwm_mode,
1032 SENSOR_ATTR(pwm3_mode, S_IWUSR | S_IRUGO, show_pwm_mode,
1034 SENSOR_ATTR(pwm4_mode, S_IWUSR | S_IRUGO, show_pwm_mode,
1038 static struct sensor_device_attribute sda_pwm_enable[] = {
1039 SENSOR_ATTR(pwm1_enable, S_IWUSR | S_IRUGO, show_pwm_enable,
1040 store_pwm_enable, 0),
1041 SENSOR_ATTR(pwm2_enable, S_IWUSR | S_IRUGO, show_pwm_enable,
1042 store_pwm_enable, 1),
1043 SENSOR_ATTR(pwm3_enable, S_IWUSR | S_IRUGO, show_pwm_enable,
1044 store_pwm_enable, 2),
1045 SENSOR_ATTR(pwm4_enable, S_IWUSR | S_IRUGO, show_pwm_enable,
1046 store_pwm_enable, 3),
1049 static struct sensor_device_attribute sda_target_temp[] = {
1050 SENSOR_ATTR(pwm1_target, S_IWUSR | S_IRUGO, show_target_temp,
1051 store_target_temp, 0),
1052 SENSOR_ATTR(pwm2_target, S_IWUSR | S_IRUGO, show_target_temp,
1053 store_target_temp, 1),
1054 SENSOR_ATTR(pwm3_target, S_IWUSR | S_IRUGO, show_target_temp,
1055 store_target_temp, 2),
1056 SENSOR_ATTR(pwm4_target, S_IWUSR | S_IRUGO, show_target_temp,
1057 store_target_temp, 3),
1060 static struct sensor_device_attribute sda_tolerance[] = {
1061 SENSOR_ATTR(pwm1_tolerance, S_IWUSR | S_IRUGO, show_tolerance,
1062 store_tolerance, 0),
1063 SENSOR_ATTR(pwm2_tolerance, S_IWUSR | S_IRUGO, show_tolerance,
1064 store_tolerance, 1),
1065 SENSOR_ATTR(pwm3_tolerance, S_IWUSR | S_IRUGO, show_tolerance,
1066 store_tolerance, 2),
1067 SENSOR_ATTR(pwm4_tolerance, S_IWUSR | S_IRUGO, show_tolerance,
1068 store_tolerance, 3),
1071 /* Smart Fan registers */
1073 #define fan_functions(reg, REG) \
1074 static ssize_t show_##reg(struct device *dev, struct device_attribute *attr, \
1077 struct w83627ehf_data *data = w83627ehf_update_device(dev); \
1078 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr); \
1079 int nr = sensor_attr->index; \
1080 return sprintf(buf, "%d\n", data->reg[nr]); \
1083 store_##reg(struct device *dev, struct device_attribute *attr, \
1084 const char *buf, size_t count) \
1086 struct w83627ehf_data *data = dev_get_drvdata(dev); \
1087 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr); \
1088 int nr = sensor_attr->index; \
1089 u32 val = SENSORS_LIMIT(simple_strtoul(buf, NULL, 10), 1, 255); \
1090 mutex_lock(&data->update_lock); \
1091 data->reg[nr] = val; \
1092 w83627ehf_write_value(data, W83627EHF_REG_##REG[nr], val); \
1093 mutex_unlock(&data->update_lock); \
1097 fan_functions(fan_min_output, FAN_MIN_OUTPUT)
1099 #define fan_time_functions(reg, REG) \
1100 static ssize_t show_##reg(struct device *dev, struct device_attribute *attr, \
1103 struct w83627ehf_data *data = w83627ehf_update_device(dev); \
1104 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr); \
1105 int nr = sensor_attr->index; \
1106 return sprintf(buf, "%d\n", \
1107 step_time_from_reg(data->reg[nr], data->pwm_mode[nr])); \
1111 store_##reg(struct device *dev, struct device_attribute *attr, \
1112 const char *buf, size_t count) \
1114 struct w83627ehf_data *data = dev_get_drvdata(dev); \
1115 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr); \
1116 int nr = sensor_attr->index; \
1117 u8 val = step_time_to_reg(simple_strtoul(buf, NULL, 10), \
1118 data->pwm_mode[nr]); \
1119 mutex_lock(&data->update_lock); \
1120 data->reg[nr] = val; \
1121 w83627ehf_write_value(data, W83627EHF_REG_##REG[nr], val); \
1122 mutex_unlock(&data->update_lock); \
1126 fan_time_functions(fan_stop_time, FAN_STOP_TIME)
1128 static ssize_t show_name(struct device *dev, struct device_attribute *attr,
1131 struct w83627ehf_data *data = dev_get_drvdata(dev);
1133 return sprintf(buf, "%s\n", data->name);
1135 static DEVICE_ATTR(name, S_IRUGO, show_name, NULL);
1137 static struct sensor_device_attribute sda_sf3_arrays_fan4[] = {
1138 SENSOR_ATTR(pwm4_stop_time, S_IWUSR | S_IRUGO, show_fan_stop_time,
1139 store_fan_stop_time, 3),
1140 SENSOR_ATTR(pwm4_min_output, S_IWUSR | S_IRUGO, show_fan_min_output,
1141 store_fan_min_output, 3),
1144 static struct sensor_device_attribute sda_sf3_arrays[] = {
1145 SENSOR_ATTR(pwm1_stop_time, S_IWUSR | S_IRUGO, show_fan_stop_time,
1146 store_fan_stop_time, 0),
1147 SENSOR_ATTR(pwm2_stop_time, S_IWUSR | S_IRUGO, show_fan_stop_time,
1148 store_fan_stop_time, 1),
1149 SENSOR_ATTR(pwm3_stop_time, S_IWUSR | S_IRUGO, show_fan_stop_time,
1150 store_fan_stop_time, 2),
1151 SENSOR_ATTR(pwm1_min_output, S_IWUSR | S_IRUGO, show_fan_min_output,
1152 store_fan_min_output, 0),
1153 SENSOR_ATTR(pwm2_min_output, S_IWUSR | S_IRUGO, show_fan_min_output,
1154 store_fan_min_output, 1),
1155 SENSOR_ATTR(pwm3_min_output, S_IWUSR | S_IRUGO, show_fan_min_output,
1156 store_fan_min_output, 2),
1160 show_vid(struct device *dev, struct device_attribute *attr, char *buf)
1162 struct w83627ehf_data *data = dev_get_drvdata(dev);
1163 return sprintf(buf, "%d\n", vid_from_reg(data->vid, data->vrm));
1165 static DEVICE_ATTR(cpu0_vid, S_IRUGO, show_vid, NULL);
1168 * Driver and device management
1171 static void w83627ehf_device_remove_files(struct device *dev)
1173 /* some entries in the following arrays may not have been used in
1174 * device_create_file(), but device_remove_file() will ignore them */
1176 struct w83627ehf_data *data = dev_get_drvdata(dev);
1178 for (i = 0; i < ARRAY_SIZE(sda_sf3_arrays); i++)
1179 device_remove_file(dev, &sda_sf3_arrays[i].dev_attr);
1180 for (i = 0; i < ARRAY_SIZE(sda_sf3_arrays_fan4); i++)
1181 device_remove_file(dev, &sda_sf3_arrays_fan4[i].dev_attr);
1182 for (i = 0; i < data->in_num; i++) {
1183 device_remove_file(dev, &sda_in_input[i].dev_attr);
1184 device_remove_file(dev, &sda_in_alarm[i].dev_attr);
1185 device_remove_file(dev, &sda_in_min[i].dev_attr);
1186 device_remove_file(dev, &sda_in_max[i].dev_attr);
1188 for (i = 0; i < 5; i++) {
1189 device_remove_file(dev, &sda_fan_input[i].dev_attr);
1190 device_remove_file(dev, &sda_fan_alarm[i].dev_attr);
1191 device_remove_file(dev, &sda_fan_div[i].dev_attr);
1192 device_remove_file(dev, &sda_fan_min[i].dev_attr);
1194 for (i = 0; i < 4; i++) {
1195 device_remove_file(dev, &sda_pwm[i].dev_attr);
1196 device_remove_file(dev, &sda_pwm_mode[i].dev_attr);
1197 device_remove_file(dev, &sda_pwm_enable[i].dev_attr);
1198 device_remove_file(dev, &sda_target_temp[i].dev_attr);
1199 device_remove_file(dev, &sda_tolerance[i].dev_attr);
1201 for (i = 0; i < ARRAY_SIZE(sda_temp); i++)
1202 device_remove_file(dev, &sda_temp[i].dev_attr);
1204 device_remove_file(dev, &dev_attr_name);
1205 device_remove_file(dev, &dev_attr_cpu0_vid);
1208 /* Get the monitoring functions started */
1209 static inline void __devinit w83627ehf_init_device(struct w83627ehf_data *data)
1214 /* Start monitoring is needed */
1215 tmp = w83627ehf_read_value(data, W83627EHF_REG_CONFIG);
1217 w83627ehf_write_value(data, W83627EHF_REG_CONFIG,
1220 /* Enable temp2 and temp3 if needed */
1221 for (i = 0; i < 2; i++) {
1222 tmp = w83627ehf_read_value(data,
1223 W83627EHF_REG_TEMP_CONFIG[i]);
1225 w83627ehf_write_value(data,
1226 W83627EHF_REG_TEMP_CONFIG[i],
1230 /* Enable VBAT monitoring if needed */
1231 tmp = w83627ehf_read_value(data, W83627EHF_REG_VBAT);
1233 w83627ehf_write_value(data, W83627EHF_REG_VBAT, tmp | 0x01);
1235 /* Get thermal sensor types */
1236 diode = w83627ehf_read_value(data, W83627EHF_REG_DIODE);
1237 for (i = 0; i < 3; i++) {
1238 if ((tmp & (0x02 << i)))
1239 data->temp_type[i] = (diode & (0x10 << i)) ? 1 : 2;
1241 data->temp_type[i] = 4; /* thermistor */
1245 static int __devinit w83627ehf_probe(struct platform_device *pdev)
1247 struct device *dev = &pdev->dev;
1248 struct w83627ehf_sio_data *sio_data = dev->platform_data;
1249 struct w83627ehf_data *data;
1250 struct resource *res;
1251 u8 fan4pin, fan5pin, en_vrm10;
1254 res = platform_get_resource(pdev, IORESOURCE_IO, 0);
1255 if (!request_region(res->start, IOREGION_LENGTH, DRVNAME)) {
1257 dev_err(dev, "Failed to request region 0x%lx-0x%lx\n",
1258 (unsigned long)res->start,
1259 (unsigned long)res->start + IOREGION_LENGTH - 1);
1263 if (!(data = kzalloc(sizeof(struct w83627ehf_data), GFP_KERNEL))) {
1268 data->addr = res->start;
1269 mutex_init(&data->lock);
1270 mutex_init(&data->update_lock);
1271 data->name = w83627ehf_device_names[sio_data->kind];
1272 platform_set_drvdata(pdev, data);
1274 /* 627EHG and 627EHF have 10 voltage inputs; DHG has 9 */
1275 data->in_num = (sio_data->kind == w83627dhg) ? 9 : 10;
1277 /* Initialize the chip */
1278 w83627ehf_init_device(data);
1280 data->vrm = vid_which_vrm();
1281 superio_enter(sio_data->sioreg);
1282 /* Read VID value */
1283 superio_select(sio_data->sioreg, W83627EHF_LD_HWM);
1284 if (superio_inb(sio_data->sioreg, SIO_REG_VID_CTRL) & 0x80) {
1285 /* Set VID input sensibility if needed. In theory the BIOS
1286 should have set it, but in practice it's not always the
1287 case. We only do it for the W83627EHF/EHG because the
1288 W83627DHG is more complex in this respect. */
1289 if (sio_data->kind == w83627ehf) {
1290 en_vrm10 = superio_inb(sio_data->sioreg,
1292 if ((en_vrm10 & 0x08) && data->vrm == 90) {
1293 dev_warn(dev, "Setting VID input voltage to "
1295 superio_outb(sio_data->sioreg, SIO_REG_EN_VRM10,
1297 } else if (!(en_vrm10 & 0x08) && data->vrm == 100) {
1298 dev_warn(dev, "Setting VID input voltage to "
1300 superio_outb(sio_data->sioreg, SIO_REG_EN_VRM10,
1305 data->vid = superio_inb(sio_data->sioreg, SIO_REG_VID_DATA);
1306 if (sio_data->kind == w83627ehf) /* 6 VID pins only */
1309 err = device_create_file(dev, &dev_attr_cpu0_vid);
1313 dev_info(dev, "VID pins in output mode, CPU VID not "
1317 /* fan4 and fan5 share some pins with the GPIO and serial flash */
1319 fan5pin = superio_inb(sio_data->sioreg, 0x24) & 0x2;
1320 fan4pin = superio_inb(sio_data->sioreg, 0x29) & 0x6;
1321 superio_exit(sio_data->sioreg);
1323 /* It looks like fan4 and fan5 pins can be alternatively used
1324 as fan on/off switches, but fan5 control is write only :/
1325 We assume that if the serial interface is disabled, designers
1326 connected fan5 as input unless they are emitting log 1, which
1327 is not the default. */
1329 data->has_fan = 0x07; /* fan1, fan2 and fan3 */
1330 i = w83627ehf_read_value(data, W83627EHF_REG_FANDIV1);
1331 if ((i & (1 << 2)) && (!fan4pin))
1332 data->has_fan |= (1 << 3);
1333 if (!(i & (1 << 1)) && (!fan5pin))
1334 data->has_fan |= (1 << 4);
1336 /* Read fan clock dividers immediately */
1337 w83627ehf_update_fan_div(data);
1339 /* Register sysfs hooks */
1340 for (i = 0; i < ARRAY_SIZE(sda_sf3_arrays); i++)
1341 if ((err = device_create_file(dev,
1342 &sda_sf3_arrays[i].dev_attr)))
1345 /* if fan4 is enabled create the sf3 files for it */
1346 if (data->has_fan & (1 << 3))
1347 for (i = 0; i < ARRAY_SIZE(sda_sf3_arrays_fan4); i++) {
1348 if ((err = device_create_file(dev,
1349 &sda_sf3_arrays_fan4[i].dev_attr)))
1353 for (i = 0; i < data->in_num; i++)
1354 if ((err = device_create_file(dev, &sda_in_input[i].dev_attr))
1355 || (err = device_create_file(dev,
1356 &sda_in_alarm[i].dev_attr))
1357 || (err = device_create_file(dev,
1358 &sda_in_min[i].dev_attr))
1359 || (err = device_create_file(dev,
1360 &sda_in_max[i].dev_attr)))
1363 for (i = 0; i < 5; i++) {
1364 if (data->has_fan & (1 << i)) {
1365 if ((err = device_create_file(dev,
1366 &sda_fan_input[i].dev_attr))
1367 || (err = device_create_file(dev,
1368 &sda_fan_alarm[i].dev_attr))
1369 || (err = device_create_file(dev,
1370 &sda_fan_div[i].dev_attr))
1371 || (err = device_create_file(dev,
1372 &sda_fan_min[i].dev_attr)))
1374 if (i < 4 && /* w83627ehf only has 4 pwm */
1375 ((err = device_create_file(dev,
1376 &sda_pwm[i].dev_attr))
1377 || (err = device_create_file(dev,
1378 &sda_pwm_mode[i].dev_attr))
1379 || (err = device_create_file(dev,
1380 &sda_pwm_enable[i].dev_attr))
1381 || (err = device_create_file(dev,
1382 &sda_target_temp[i].dev_attr))
1383 || (err = device_create_file(dev,
1384 &sda_tolerance[i].dev_attr))))
1389 for (i = 0; i < ARRAY_SIZE(sda_temp); i++)
1390 if ((err = device_create_file(dev, &sda_temp[i].dev_attr)))
1393 err = device_create_file(dev, &dev_attr_name);
1397 data->hwmon_dev = hwmon_device_register(dev);
1398 if (IS_ERR(data->hwmon_dev)) {
1399 err = PTR_ERR(data->hwmon_dev);
1406 w83627ehf_device_remove_files(dev);
1408 platform_set_drvdata(pdev, NULL);
1410 release_region(res->start, IOREGION_LENGTH);
1415 static int __devexit w83627ehf_remove(struct platform_device *pdev)
1417 struct w83627ehf_data *data = platform_get_drvdata(pdev);
1419 hwmon_device_unregister(data->hwmon_dev);
1420 w83627ehf_device_remove_files(&pdev->dev);
1421 release_region(data->addr, IOREGION_LENGTH);
1422 platform_set_drvdata(pdev, NULL);
1428 static struct platform_driver w83627ehf_driver = {
1430 .owner = THIS_MODULE,
1433 .probe = w83627ehf_probe,
1434 .remove = __devexit_p(w83627ehf_remove),
1437 /* w83627ehf_find() looks for a '627 in the Super-I/O config space */
1438 static int __init w83627ehf_find(int sioaddr, unsigned short *addr,
1439 struct w83627ehf_sio_data *sio_data)
1441 static const char __initdata sio_name_W83627EHF[] = "W83627EHF";
1442 static const char __initdata sio_name_W83627EHG[] = "W83627EHG";
1443 static const char __initdata sio_name_W83627DHG[] = "W83627DHG";
1446 const char *sio_name;
1448 superio_enter(sioaddr);
1453 val = (superio_inb(sioaddr, SIO_REG_DEVID) << 8)
1454 | superio_inb(sioaddr, SIO_REG_DEVID + 1);
1455 switch (val & SIO_ID_MASK) {
1456 case SIO_W83627EHF_ID:
1457 sio_data->kind = w83627ehf;
1458 sio_name = sio_name_W83627EHF;
1460 case SIO_W83627EHG_ID:
1461 sio_data->kind = w83627ehf;
1462 sio_name = sio_name_W83627EHG;
1464 case SIO_W83627DHG_ID:
1465 sio_data->kind = w83627dhg;
1466 sio_name = sio_name_W83627DHG;
1470 pr_debug(DRVNAME ": unsupported chip ID: 0x%04x\n",
1472 superio_exit(sioaddr);
1476 /* We have a known chip, find the HWM I/O address */
1477 superio_select(sioaddr, W83627EHF_LD_HWM);
1478 val = (superio_inb(sioaddr, SIO_REG_ADDR) << 8)
1479 | superio_inb(sioaddr, SIO_REG_ADDR + 1);
1480 *addr = val & IOREGION_ALIGNMENT;
1482 printk(KERN_ERR DRVNAME ": Refusing to enable a Super-I/O "
1483 "device with a base I/O port 0.\n");
1484 superio_exit(sioaddr);
1488 /* Activate logical device if needed */
1489 val = superio_inb(sioaddr, SIO_REG_ENABLE);
1490 if (!(val & 0x01)) {
1491 printk(KERN_WARNING DRVNAME ": Forcibly enabling Super-I/O. "
1492 "Sensor is probably unusable.\n");
1493 superio_outb(sioaddr, SIO_REG_ENABLE, val | 0x01);
1496 superio_exit(sioaddr);
1497 pr_info(DRVNAME ": Found %s chip at %#x\n", sio_name, *addr);
1498 sio_data->sioreg = sioaddr;
1503 /* when Super-I/O functions move to a separate file, the Super-I/O
1504 * bus will manage the lifetime of the device and this module will only keep
1505 * track of the w83627ehf driver. But since we platform_device_alloc(), we
1506 * must keep track of the device */
1507 static struct platform_device *pdev;
1509 static int __init sensors_w83627ehf_init(void)
1512 unsigned short address;
1513 struct resource res;
1514 struct w83627ehf_sio_data sio_data;
1516 /* initialize sio_data->kind and sio_data->sioreg.
1518 * when Super-I/O functions move to a separate file, the Super-I/O
1519 * driver will probe 0x2e and 0x4e and auto-detect the presence of a
1520 * w83627ehf hardware monitor, and call probe() */
1521 if (w83627ehf_find(0x2e, &address, &sio_data) &&
1522 w83627ehf_find(0x4e, &address, &sio_data))
1525 err = platform_driver_register(&w83627ehf_driver);
1529 if (!(pdev = platform_device_alloc(DRVNAME, address))) {
1531 printk(KERN_ERR DRVNAME ": Device allocation failed\n");
1532 goto exit_unregister;
1535 err = platform_device_add_data(pdev, &sio_data,
1536 sizeof(struct w83627ehf_sio_data));
1538 printk(KERN_ERR DRVNAME ": Platform data allocation failed\n");
1539 goto exit_device_put;
1542 memset(&res, 0, sizeof(res));
1544 res.start = address + IOREGION_OFFSET;
1545 res.end = address + IOREGION_OFFSET + IOREGION_LENGTH - 1;
1546 res.flags = IORESOURCE_IO;
1547 err = platform_device_add_resources(pdev, &res, 1);
1549 printk(KERN_ERR DRVNAME ": Device resource addition failed "
1551 goto exit_device_put;
1554 /* platform_device_add calls probe() */
1555 err = platform_device_add(pdev);
1557 printk(KERN_ERR DRVNAME ": Device addition failed (%d)\n",
1559 goto exit_device_put;
1565 platform_device_put(pdev);
1567 platform_driver_unregister(&w83627ehf_driver);
1572 static void __exit sensors_w83627ehf_exit(void)
1574 platform_device_unregister(pdev);
1575 platform_driver_unregister(&w83627ehf_driver);
1578 MODULE_AUTHOR("Jean Delvare <khali@linux-fr.org>");
1579 MODULE_DESCRIPTION("W83627EHF driver");
1580 MODULE_LICENSE("GPL");
1582 module_init(sensors_w83627ehf_init);
1583 module_exit(sensors_w83627ehf_exit);