2 * Low-Level PCI Access for i386 machines.
4 * (c) 1999 Martin Mares <mj@ucw.cz>
10 #define DBG(x...) printk(x)
15 #define PCI_PROBE_BIOS 0x0001
16 #define PCI_PROBE_CONF1 0x0002
17 #define PCI_PROBE_CONF2 0x0004
18 #define PCI_PROBE_MMCONF 0x0008
19 #define PCI_PROBE_MASK 0x000f
20 #define PCI_PROBE_NOEARLY 0x0010
22 #define PCI_NO_SORT 0x0100
23 #define PCI_BIOS_SORT 0x0200
24 #define PCI_NO_CHECKS 0x0400
25 #define PCI_USE_PIRQ_MASK 0x0800
26 #define PCI_ASSIGN_ROMS 0x1000
27 #define PCI_BIOS_IRQ_SCAN 0x2000
28 #define PCI_ASSIGN_ALL_BUSSES 0x4000
29 #define PCI_CAN_SKIP_ISA_ALIGN 0x8000
30 #define PCI_USE__CRS 0x10000
32 extern unsigned int pci_probe;
33 extern unsigned long pirq_table_addr;
35 enum pci_bf_sort_state {
44 extern unsigned int pcibios_max_latency;
46 void pcibios_resource_survey(void);
47 int pcibios_enable_resources(struct pci_dev *, int);
51 extern int pcibios_last_bus;
52 extern struct pci_bus *pci_root_bus;
53 extern struct pci_ops pci_root_ops;
58 u8 bus, devfn; /* Bus, device and function */
60 u8 link; /* IRQ line ID, chipset dependent, 0=not routed */
61 u16 bitmap; /* Available IRQs */
62 } __attribute__((packed)) irq[4];
63 u8 slot; /* Slot number, 0=onboard */
65 } __attribute__((packed));
67 struct irq_routing_table {
68 u32 signature; /* PIRQ_SIGNATURE should be here */
69 u16 version; /* PIRQ_VERSION */
70 u16 size; /* Table size in bytes */
71 u8 rtr_bus, rtr_devfn; /* Where the interrupt router lies */
72 u16 exclusive_irqs; /* IRQs devoted exclusively to PCI usage */
73 u16 rtr_vendor, rtr_device; /* Vendor and device ID of interrupt router */
74 u32 miniport_data; /* Crap */
76 u8 checksum; /* Modulo 256 checksum must give zero */
77 struct irq_info slots[0];
78 } __attribute__((packed));
80 extern unsigned int pcibios_irq_mask;
82 extern int pcibios_scanned;
83 extern spinlock_t pci_config_lock;
85 extern int (*pcibios_enable_irq)(struct pci_dev *dev);
86 extern void (*pcibios_disable_irq)(struct pci_dev *dev);
88 extern int pci_conf1_write(unsigned int seg, unsigned int bus,
89 unsigned int devfn, int reg, int len, u32 value);
90 extern int pci_conf1_read(unsigned int seg, unsigned int bus,
91 unsigned int devfn, int reg, int len, u32 *value);
93 extern int pci_direct_probe(void);
94 extern void pci_direct_init(int type);
95 extern void pci_pcbios_init(void);
96 extern void pci_mmcfg_init(int type);
97 extern void pcibios_sort(void);
101 /* Verify the first 16 busses. We assume that systems with more busses
103 #define PCI_MMCFG_MAX_CHECK_BUS 16
104 extern DECLARE_BITMAP(pci_mmcfg_fallback_slots, 32*PCI_MMCFG_MAX_CHECK_BUS);
106 extern int __init pci_mmcfg_arch_reachable(unsigned int seg, unsigned int bus,
108 extern int __init pci_mmcfg_arch_init(void);
111 * AMD Fam10h CPUs are buggy, and cannot access MMIO config space
112 * on their northbrige except through the * %eax register. As such, you MUST
113 * NOT use normal IOMEM accesses, you need to only use the magic mmio-config
114 * accessor functions.
115 * In fact just use pci_config_*, nothing else please.
117 static inline unsigned char mmio_config_readb(void __iomem *pos)
120 asm volatile("movb (%1),%%al" : "=a" (val) : "r" (pos));
124 static inline unsigned short mmio_config_readw(void __iomem *pos)
127 asm volatile("movw (%1),%%ax" : "=a" (val) : "r" (pos));
131 static inline unsigned int mmio_config_readl(void __iomem *pos)
134 asm volatile("movl (%1),%%eax" : "=a" (val) : "r" (pos));
138 static inline void mmio_config_writeb(void __iomem *pos, u8 val)
140 asm volatile("movb %%al,(%1)" :: "a" (val), "r" (pos) : "memory");
143 static inline void mmio_config_writew(void __iomem *pos, u16 val)
145 asm volatile("movw %%ax,(%1)" :: "a" (val), "r" (pos) : "memory");
148 static inline void mmio_config_writel(void __iomem *pos, u32 val)
150 asm volatile("movl %%eax,(%1)" :: "a" (val), "r" (pos) : "memory");