2 * arch/powerpc/platforms/pseries/xics.c
4 * Copyright 2000 IBM Corporation.
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version
9 * 2 of the License, or (at your option) any later version.
13 #include <linux/types.h>
14 #include <linux/threads.h>
15 #include <linux/kernel.h>
16 #include <linux/irq.h>
17 #include <linux/smp.h>
18 #include <linux/interrupt.h>
19 #include <linux/signal.h>
20 #include <linux/init.h>
21 #include <linux/gfp.h>
22 #include <linux/radix-tree.h>
23 #include <linux/cpu.h>
25 #include <asm/firmware.h>
28 #include <asm/pgtable.h>
31 #include <asm/hvcall.h>
32 #include <asm/machdep.h>
33 #include <asm/i8259.h>
36 #include "plpar_wrappers.h"
39 #define XICS_IRQ_SPURIOUS 0
41 /* Want a priority other than 0. Various HW issues require this. */
42 #define DEFAULT_PRIORITY 5
45 * Mark IPIs as higher priority so we can take them inside interrupts that
46 * arent marked IRQF_DISABLED
48 #define IPI_PRIORITY 4
66 static struct xics_ipl __iomem *xics_per_cpu[NR_CPUS];
68 static unsigned int default_server = 0xFF;
69 static unsigned int default_distrib_server = 0;
70 static unsigned int interrupt_server_size = 8;
72 static struct irq_host *xics_host;
75 * XICS only has a single IPI, so encode the messages per CPU
77 struct xics_ipi_struct xics_ipi_message[NR_CPUS] __cacheline_aligned;
79 /* RTAS service tokens */
80 static int ibm_get_xive;
81 static int ibm_set_xive;
82 static int ibm_int_on;
83 static int ibm_int_off;
86 /* Direct HW low level accessors */
89 static inline unsigned int direct_xirr_info_get(void)
91 int cpu = smp_processor_id();
93 return in_be32(&xics_per_cpu[cpu]->xirr.word);
96 static inline void direct_xirr_info_set(int value)
98 int cpu = smp_processor_id();
100 out_be32(&xics_per_cpu[cpu]->xirr.word, value);
103 static inline void direct_cppr_info(u8 value)
105 int cpu = smp_processor_id();
107 out_8(&xics_per_cpu[cpu]->xirr.bytes[0], value);
110 static inline void direct_qirr_info(int n_cpu, u8 value)
112 out_8(&xics_per_cpu[n_cpu]->qirr.bytes[0], value);
116 /* LPAR low level accessors */
119 static inline unsigned int lpar_xirr_info_get(void)
121 unsigned long lpar_rc;
122 unsigned long return_value;
124 lpar_rc = plpar_xirr(&return_value);
125 if (lpar_rc != H_SUCCESS)
126 panic(" bad return code xirr - rc = %lx \n", lpar_rc);
127 return (unsigned int)return_value;
130 static inline void lpar_xirr_info_set(int value)
132 unsigned long lpar_rc;
133 unsigned long val64 = value & 0xffffffff;
135 lpar_rc = plpar_eoi(val64);
136 if (lpar_rc != H_SUCCESS)
137 panic("bad return code EOI - rc = %ld, value=%lx\n", lpar_rc,
141 static inline void lpar_cppr_info(u8 value)
143 unsigned long lpar_rc;
145 lpar_rc = plpar_cppr(value);
146 if (lpar_rc != H_SUCCESS)
147 panic("bad return code cppr - rc = %lx\n", lpar_rc);
150 static inline void lpar_qirr_info(int n_cpu , u8 value)
152 unsigned long lpar_rc;
154 lpar_rc = plpar_ipi(get_hard_smp_processor_id(n_cpu), value);
155 if (lpar_rc != H_SUCCESS)
156 panic("bad return code qirr - rc = %lx\n", lpar_rc);
160 /* High level handlers and init code */
162 static void xics_update_irq_servers(void)
165 struct device_node *np;
167 const u32 *ireg, *isize;
170 /* Find the server numbers for the boot cpu. */
171 np = of_get_cpu_node(boot_cpuid, NULL);
174 ireg = of_get_property(np, "ibm,ppc-interrupt-gserver#s", &ilen);
180 i = ilen / sizeof(int);
181 hcpuid = get_hard_smp_processor_id(boot_cpuid);
183 /* Global interrupt distribution server is specified in the last
184 * entry of "ibm,ppc-interrupt-gserver#s" property. Get the last
185 * entry fom this property for current boot cpu id and use it as
186 * default distribution server
188 for (j = 0; j < i; j += 2) {
189 if (ireg[j] == hcpuid) {
190 default_server = hcpuid;
191 default_distrib_server = ireg[j+1];
193 isize = of_get_property(np,
194 "ibm,interrupt-server#-size", NULL);
196 interrupt_server_size = *isize;
204 static int get_irq_server(unsigned int virq, unsigned int strict_check)
207 /* For the moment only implement delivery to all cpus or one cpu */
208 cpumask_t cpumask = irq_desc[virq].affinity;
209 cpumask_t tmp = CPU_MASK_NONE;
211 if (! cpu_isset(default_server, cpu_online_map))
212 xics_update_irq_servers();
214 if (!distribute_irqs)
215 return default_server;
217 if (!cpus_equal(cpumask, CPU_MASK_ALL)) {
218 cpus_and(tmp, cpu_online_map, cpumask);
220 server = first_cpu(tmp);
222 if (server < NR_CPUS)
223 return get_hard_smp_processor_id(server);
229 if (cpus_equal(cpu_online_map, cpu_present_map))
230 return default_distrib_server;
232 return default_server;
235 static int get_irq_server(unsigned int virq, unsigned int strict_check)
237 return default_server;
242 static void xics_unmask_irq(unsigned int virq)
248 pr_debug("xics: unmask virq %d\n", virq);
250 irq = (unsigned int)irq_map[virq].hwirq;
251 pr_debug(" -> map to hwirq 0x%x\n", irq);
252 if (irq == XICS_IPI || irq == XICS_IRQ_SPURIOUS)
255 server = get_irq_server(virq, 0);
257 call_status = rtas_call(ibm_set_xive, 3, 1, NULL, irq, server,
259 if (call_status != 0) {
260 printk(KERN_ERR "xics_enable_irq: irq=%u: ibm_set_xive "
261 "returned %d\n", irq, call_status);
262 printk("set_xive %x, server %x\n", ibm_set_xive, server);
266 /* Now unmask the interrupt (often a no-op) */
267 call_status = rtas_call(ibm_int_on, 1, 1, NULL, irq);
268 if (call_status != 0) {
269 printk(KERN_ERR "xics_enable_irq: irq=%u: ibm_int_on "
270 "returned %d\n", irq, call_status);
275 static void xics_mask_real_irq(unsigned int irq)
282 call_status = rtas_call(ibm_int_off, 1, 1, NULL, irq);
283 if (call_status != 0) {
284 printk(KERN_ERR "xics_disable_real_irq: irq=%u: "
285 "ibm_int_off returned %d\n", irq, call_status);
289 /* Have to set XIVE to 0xff to be able to remove a slot */
290 call_status = rtas_call(ibm_set_xive, 3, 1, NULL, irq,
291 default_server, 0xff);
292 if (call_status != 0) {
293 printk(KERN_ERR "xics_disable_irq: irq=%u: ibm_set_xive(0xff)"
294 " returned %d\n", irq, call_status);
299 static void xics_mask_irq(unsigned int virq)
303 pr_debug("xics: mask virq %d\n", virq);
305 irq = (unsigned int)irq_map[virq].hwirq;
306 if (irq == XICS_IPI || irq == XICS_IRQ_SPURIOUS)
308 xics_mask_real_irq(irq);
311 static unsigned int xics_startup(unsigned int virq)
315 /* force a reverse mapping of the interrupt so it gets in the cache */
316 irq = (unsigned int)irq_map[virq].hwirq;
317 irq_radix_revmap(xics_host, irq);
320 xics_unmask_irq(virq);
324 static void xics_eoi_direct(unsigned int virq)
326 unsigned int irq = (unsigned int)irq_map[virq].hwirq;
329 direct_xirr_info_set((0xff << 24) | irq);
333 static void xics_eoi_lpar(unsigned int virq)
335 unsigned int irq = (unsigned int)irq_map[virq].hwirq;
338 lpar_xirr_info_set((0xff << 24) | irq);
341 static inline unsigned int xics_remap_irq(unsigned int vec)
347 if (vec == XICS_IRQ_SPURIOUS)
349 irq = irq_radix_revmap(xics_host, vec);
350 if (likely(irq != NO_IRQ))
353 printk(KERN_ERR "Interrupt %u (real) is invalid,"
354 " disabling it.\n", vec);
355 xics_mask_real_irq(vec);
359 static unsigned int xics_get_irq_direct(void)
361 return xics_remap_irq(direct_xirr_info_get());
364 static unsigned int xics_get_irq_lpar(void)
366 return xics_remap_irq(lpar_xirr_info_get());
371 static irqreturn_t xics_ipi_dispatch(int cpu)
373 WARN_ON(cpu_is_offline(cpu));
375 while (xics_ipi_message[cpu].value) {
376 if (test_and_clear_bit(PPC_MSG_CALL_FUNCTION,
377 &xics_ipi_message[cpu].value)) {
379 smp_message_recv(PPC_MSG_CALL_FUNCTION);
381 if (test_and_clear_bit(PPC_MSG_RESCHEDULE,
382 &xics_ipi_message[cpu].value)) {
384 smp_message_recv(PPC_MSG_RESCHEDULE);
387 if (test_and_clear_bit(PPC_MSG_MIGRATE_TASK,
388 &xics_ipi_message[cpu].value)) {
390 smp_message_recv(PPC_MSG_MIGRATE_TASK);
393 #if defined(CONFIG_DEBUGGER) || defined(CONFIG_KEXEC)
394 if (test_and_clear_bit(PPC_MSG_DEBUGGER_BREAK,
395 &xics_ipi_message[cpu].value)) {
397 smp_message_recv(PPC_MSG_DEBUGGER_BREAK);
404 static irqreturn_t xics_ipi_action_direct(int irq, void *dev_id)
406 int cpu = smp_processor_id();
408 direct_qirr_info(cpu, 0xff);
410 return xics_ipi_dispatch(cpu);
413 static irqreturn_t xics_ipi_action_lpar(int irq, void *dev_id)
415 int cpu = smp_processor_id();
417 lpar_qirr_info(cpu, 0xff);
419 return xics_ipi_dispatch(cpu);
422 void xics_cause_IPI(int cpu)
424 if (firmware_has_feature(FW_FEATURE_LPAR))
425 lpar_qirr_info(cpu, IPI_PRIORITY);
427 direct_qirr_info(cpu, IPI_PRIORITY);
430 #endif /* CONFIG_SMP */
432 static void xics_set_cpu_priority(unsigned char cppr)
434 if (firmware_has_feature(FW_FEATURE_LPAR))
435 lpar_cppr_info(cppr);
437 direct_cppr_info(cppr);
441 static void xics_set_affinity(unsigned int virq, cpumask_t cpumask)
448 irq = (unsigned int)irq_map[virq].hwirq;
449 if (irq == XICS_IPI || irq == XICS_IRQ_SPURIOUS)
452 status = rtas_call(ibm_get_xive, 1, 3, xics_status, irq);
455 printk(KERN_ERR "xics_set_affinity: irq=%u ibm,get-xive "
456 "returns %d\n", irq, status);
461 * For the moment only implement delivery to all cpus or one cpu.
462 * Get current irq_server for the given irq
464 irq_server = get_irq_server(virq, 1);
465 if (irq_server == -1) {
467 cpumask_scnprintf(cpulist, sizeof(cpulist), cpumask);
468 printk(KERN_WARNING "xics_set_affinity: No online cpus in "
469 "the mask %s for irq %d\n", cpulist, virq);
473 status = rtas_call(ibm_set_xive, 3, 1, NULL,
474 irq, irq_server, xics_status[1]);
477 printk(KERN_ERR "xics_set_affinity: irq=%u ibm,set-xive "
478 "returns %d\n", irq, status);
483 void xics_setup_cpu(void)
485 xics_set_cpu_priority(0xff);
488 * Put the calling processor into the GIQ. This is really only
489 * necessary from a secondary thread as the OF start-cpu interface
490 * performs this function for us on primary threads.
492 * XXX: undo of teardown on kexec needs this too, as may hotplug
494 rtas_set_indicator_fast(GLOBAL_INTERRUPT_QUEUE,
495 (1UL << interrupt_server_size) - 1 - default_distrib_server, 1);
499 static struct irq_chip xics_pic_direct = {
500 .typename = " XICS ",
501 .startup = xics_startup,
502 .mask = xics_mask_irq,
503 .unmask = xics_unmask_irq,
504 .eoi = xics_eoi_direct,
505 .set_affinity = xics_set_affinity
509 static struct irq_chip xics_pic_lpar = {
510 .typename = " XICS ",
511 .startup = xics_startup,
512 .mask = xics_mask_irq,
513 .unmask = xics_unmask_irq,
514 .eoi = xics_eoi_lpar,
515 .set_affinity = xics_set_affinity
518 /* Points to the irq_chip we're actually using */
519 static struct irq_chip *xics_irq_chip;
521 static int xics_host_match(struct irq_host *h, struct device_node *node)
523 /* IBM machines have interrupt parents of various funky types for things
524 * like vdevices, events, etc... The trick we use here is to match
525 * everything here except the legacy 8259 which is compatible "chrp,iic"
527 return !of_device_is_compatible(node, "chrp,iic");
530 static int xics_host_map(struct irq_host *h, unsigned int virq,
533 pr_debug("xics: map virq %d, hwirq 0x%lx\n", virq, hw);
535 get_irq_desc(virq)->status |= IRQ_LEVEL;
536 set_irq_chip_and_handler(virq, xics_irq_chip, handle_fasteoi_irq);
540 static int xics_host_xlate(struct irq_host *h, struct device_node *ct,
541 u32 *intspec, unsigned int intsize,
542 irq_hw_number_t *out_hwirq, unsigned int *out_flags)
545 /* Current xics implementation translates everything
546 * to level. It is not technically right for MSIs but this
547 * is irrelevant at this point. We might get smarter in the future
549 *out_hwirq = intspec[0];
550 *out_flags = IRQ_TYPE_LEVEL_LOW;
555 static struct irq_host_ops xics_host_ops = {
556 .match = xics_host_match,
557 .map = xics_host_map,
558 .xlate = xics_host_xlate,
561 static void __init xics_init_host(void)
563 if (firmware_has_feature(FW_FEATURE_LPAR))
564 xics_irq_chip = &xics_pic_lpar;
566 xics_irq_chip = &xics_pic_direct;
568 xics_host = irq_alloc_host(NULL, IRQ_HOST_MAP_TREE, 0, &xics_host_ops,
570 BUG_ON(xics_host == NULL);
571 irq_set_default_host(xics_host);
574 static void __init xics_map_one_cpu(int hw_id, unsigned long addr,
580 /* This may look gross but it's good enough for now, we don't quite
581 * have a hard -> linux processor id matching.
583 for_each_possible_cpu(i) {
586 if (hw_id == get_hard_smp_processor_id(i)) {
587 xics_per_cpu[i] = ioremap(addr, size);
594 xics_per_cpu[0] = ioremap(addr, size);
595 #endif /* CONFIG_SMP */
598 static void __init xics_init_one_node(struct device_node *np,
604 /* This code does the theorically broken assumption that the interrupt
605 * server numbers are the same as the hard CPU numbers.
606 * This happens to be the case so far but we are playing with fire...
607 * should be fixed one of these days. -BenH.
609 ireg = of_get_property(np, "ibm,interrupt-server-ranges", NULL);
611 /* Do that ever happen ? we'll know soon enough... but even good'old
612 * f80 does have that property ..
614 WARN_ON(ireg == NULL);
617 * set node starting index for this node
621 ireg = of_get_property(np, "reg", &ilen);
623 panic("xics_init_IRQ: can't find interrupt reg property");
625 while (ilen >= (4 * sizeof(u32))) {
626 unsigned long addr, size;
628 /* XXX Use proper OF parsing code here !!! */
629 addr = (unsigned long)*ireg++ << 32;
633 size = (unsigned long)*ireg++ << 32;
637 xics_map_one_cpu(*indx, addr, size);
642 void __init xics_init_IRQ(void)
644 struct device_node *np;
648 ppc64_boot_msg(0x20, "XICS Init");
650 ibm_get_xive = rtas_token("ibm,get-xive");
651 ibm_set_xive = rtas_token("ibm,set-xive");
652 ibm_int_on = rtas_token("ibm,int-on");
653 ibm_int_off = rtas_token("ibm,int-off");
655 for_each_node_by_type(np, "PowerPC-External-Interrupt-Presentation") {
657 if (firmware_has_feature(FW_FEATURE_LPAR))
659 xics_init_one_node(np, &indx);
665 xics_update_irq_servers();
667 if (firmware_has_feature(FW_FEATURE_LPAR))
668 ppc_md.get_irq = xics_get_irq_lpar;
670 ppc_md.get_irq = xics_get_irq_direct;
674 ppc64_boot_msg(0x21, "XICS Done");
679 void xics_request_IPIs(void)
684 ipi = irq_create_mapping(xics_host, XICS_IPI);
685 BUG_ON(ipi == NO_IRQ);
688 * IPIs are marked IRQF_DISABLED as they must run with irqs
691 set_irq_handler(ipi, handle_percpu_irq);
692 if (firmware_has_feature(FW_FEATURE_LPAR))
693 rc = request_irq(ipi, xics_ipi_action_lpar, IRQF_DISABLED,
696 rc = request_irq(ipi, xics_ipi_action_direct, IRQF_DISABLED,
700 #endif /* CONFIG_SMP */
702 void xics_teardown_cpu(void)
704 int cpu = smp_processor_id();
706 xics_set_cpu_priority(0);
711 if (firmware_has_feature(FW_FEATURE_LPAR))
712 lpar_qirr_info(cpu, 0xff);
714 direct_qirr_info(cpu, 0xff);
717 void xics_kexec_teardown_cpu(int secondary)
720 struct irq_desc *desc;
725 * we need to EOI the IPI
727 * probably need to check all the other interrupts too
728 * should we be flagging idle loop instead?
729 * or creating some task to be scheduled?
732 ipi = irq_find_mapping(xics_host, XICS_IPI);
733 if (ipi == XICS_IRQ_SPURIOUS)
735 desc = get_irq_desc(ipi);
736 if (desc->chip && desc->chip->eoi)
737 desc->chip->eoi(ipi);
740 * Some machines need to have at least one cpu in the GIQ,
741 * so leave the master cpu in the group.
744 rtas_set_indicator_fast(GLOBAL_INTERRUPT_QUEUE,
745 (1UL << interrupt_server_size) - 1 -
746 default_distrib_server, 0);
749 #ifdef CONFIG_HOTPLUG_CPU
751 /* Interrupts are disabled. */
752 void xics_migrate_irqs_away(void)
755 int cpu = smp_processor_id(), hw_cpu = hard_smp_processor_id();
756 unsigned int irq, virq;
758 /* Reject any interrupt that was queued to us... */
759 xics_set_cpu_priority(0);
761 /* remove ourselves from the global interrupt queue */
762 status = rtas_set_indicator_fast(GLOBAL_INTERRUPT_QUEUE,
763 (1UL << interrupt_server_size) - 1 - default_distrib_server, 0);
766 /* Allow IPIs again... */
767 xics_set_cpu_priority(DEFAULT_PRIORITY);
770 struct irq_desc *desc;
774 /* We cant set affinity on ISA interrupts */
775 if (virq < NUM_ISA_INTERRUPTS)
777 if (irq_map[virq].host != xics_host)
779 irq = (unsigned int)irq_map[virq].hwirq;
780 /* We need to get IPIs still. */
781 if (irq == XICS_IPI || irq == XICS_IRQ_SPURIOUS)
783 desc = get_irq_desc(virq);
785 /* We only need to migrate enabled IRQS */
786 if (desc == NULL || desc->chip == NULL
787 || desc->action == NULL
788 || desc->chip->set_affinity == NULL)
791 spin_lock_irqsave(&desc->lock, flags);
793 status = rtas_call(ibm_get_xive, 1, 3, xics_status, irq);
795 printk(KERN_ERR "migrate_irqs_away: irq=%u "
796 "ibm,get-xive returns %d\n",
802 * We only support delivery to all cpus or to one cpu.
803 * The irq has to be migrated only in the single cpu
806 if (xics_status[0] != hw_cpu)
809 printk(KERN_WARNING "IRQ %u affinity broken off cpu %u\n",
812 /* Reset affinity to all cpus */
813 irq_desc[virq].affinity = CPU_MASK_ALL;
814 desc->chip->set_affinity(virq, CPU_MASK_ALL);
816 spin_unlock_irqrestore(&desc->lock, flags);