2 * linux/arch/arm/mach-pxa/lpd270.c
4 * Support for the LogicPD PXA270 Card Engine.
5 * Derived from the mainstone code, which carries these notices:
7 * Author: Nicolas Pitre
8 * Created: Nov 05, 2002
9 * Copyright: MontaVista Software Inc.
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
16 #include <linux/init.h>
17 #include <linux/platform_device.h>
18 #include <linux/sysdev.h>
19 #include <linux/interrupt.h>
20 #include <linux/sched.h>
21 #include <linux/bitops.h>
23 #include <linux/ioport.h>
24 #include <linux/mtd/mtd.h>
25 #include <linux/mtd/partitions.h>
26 #include <linux/pwm_backlight.h>
28 #include <asm/types.h>
29 #include <asm/setup.h>
30 #include <asm/memory.h>
31 #include <asm/mach-types.h>
32 #include <mach/hardware.h>
34 #include <asm/sizes.h>
36 #include <asm/mach/arch.h>
37 #include <asm/mach/map.h>
38 #include <asm/mach/irq.h>
39 #include <asm/mach/flash.h>
41 #include <mach/pxa-regs.h>
42 #include <mach/pxa2xx-regs.h>
43 #include <mach/pxa2xx-gpio.h>
44 #include <mach/lpd270.h>
45 #include <mach/audio.h>
46 #include <mach/pxafb.h>
48 #include <mach/irda.h>
49 #include <mach/ohci.h>
55 static unsigned int lpd270_irq_enabled;
57 static void lpd270_mask_irq(unsigned int irq)
59 int lpd270_irq = irq - LPD270_IRQ(0);
61 __raw_writew(~(1 << lpd270_irq), LPD270_INT_STATUS);
63 lpd270_irq_enabled &= ~(1 << lpd270_irq);
64 __raw_writew(lpd270_irq_enabled, LPD270_INT_MASK);
67 static void lpd270_unmask_irq(unsigned int irq)
69 int lpd270_irq = irq - LPD270_IRQ(0);
71 lpd270_irq_enabled |= 1 << lpd270_irq;
72 __raw_writew(lpd270_irq_enabled, LPD270_INT_MASK);
75 static struct irq_chip lpd270_irq_chip = {
77 .ack = lpd270_mask_irq,
78 .mask = lpd270_mask_irq,
79 .unmask = lpd270_unmask_irq,
82 static void lpd270_irq_handler(unsigned int irq, struct irq_desc *desc)
84 unsigned long pending;
86 pending = __raw_readw(LPD270_INT_STATUS) & lpd270_irq_enabled;
88 GEDR(0) = GPIO_bit(0); /* clear useless edge notification */
89 if (likely(pending)) {
90 irq = LPD270_IRQ(0) + __ffs(pending);
91 desc = irq_desc + irq;
92 desc_handle_irq(irq, desc);
94 pending = __raw_readw(LPD270_INT_STATUS) &
100 static void __init lpd270_init_irq(void)
106 __raw_writew(0, LPD270_INT_MASK);
107 __raw_writew(0, LPD270_INT_STATUS);
109 /* setup extra LogicPD PXA270 irqs */
110 for (irq = LPD270_IRQ(2); irq <= LPD270_IRQ(4); irq++) {
111 set_irq_chip(irq, &lpd270_irq_chip);
112 set_irq_handler(irq, handle_level_irq);
113 set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
115 set_irq_chained_handler(IRQ_GPIO(0), lpd270_irq_handler);
116 set_irq_type(IRQ_GPIO(0), IRQ_TYPE_EDGE_FALLING);
121 static int lpd270_irq_resume(struct sys_device *dev)
123 __raw_writew(lpd270_irq_enabled, LPD270_INT_MASK);
127 static struct sysdev_class lpd270_irq_sysclass = {
129 .resume = lpd270_irq_resume,
132 static struct sys_device lpd270_irq_device = {
133 .cls = &lpd270_irq_sysclass,
136 static int __init lpd270_irq_device_init(void)
139 if (machine_is_logicpd_pxa270()) {
140 ret = sysdev_class_register(&lpd270_irq_sysclass);
142 ret = sysdev_register(&lpd270_irq_device);
147 device_initcall(lpd270_irq_device_init);
151 static struct resource smc91x_resources[] = {
153 .start = LPD270_ETH_PHYS,
154 .end = (LPD270_ETH_PHYS + 0xfffff),
155 .flags = IORESOURCE_MEM,
158 .start = LPD270_ETHERNET_IRQ,
159 .end = LPD270_ETHERNET_IRQ,
160 .flags = IORESOURCE_IRQ,
164 static struct platform_device smc91x_device = {
167 .num_resources = ARRAY_SIZE(smc91x_resources),
168 .resource = smc91x_resources,
171 static struct resource lpd270_flash_resources[] = {
173 .start = PXA_CS0_PHYS,
174 .end = PXA_CS0_PHYS + SZ_64M - 1,
175 .flags = IORESOURCE_MEM,
178 .start = PXA_CS1_PHYS,
179 .end = PXA_CS1_PHYS + SZ_64M - 1,
180 .flags = IORESOURCE_MEM,
184 static struct mtd_partition lpd270_flash0_partitions[] = {
186 .name = "Bootloader",
189 .mask_flags = MTD_WRITEABLE /* force read-only */
193 .offset = 0x00040000,
195 .name = "Filesystem",
196 .size = MTDPART_SIZ_FULL,
201 static struct flash_platform_data lpd270_flash_data[2] = {
203 .name = "processor-flash",
204 .map_name = "cfi_probe",
205 .parts = lpd270_flash0_partitions,
206 .nr_parts = ARRAY_SIZE(lpd270_flash0_partitions),
208 .name = "mainboard-flash",
209 .map_name = "cfi_probe",
215 static struct platform_device lpd270_flash_device[2] = {
217 .name = "pxa2xx-flash",
220 .platform_data = &lpd270_flash_data[0],
222 .resource = &lpd270_flash_resources[0],
225 .name = "pxa2xx-flash",
228 .platform_data = &lpd270_flash_data[1],
230 .resource = &lpd270_flash_resources[1],
235 static struct platform_pwm_backlight_data lpd270_backlight_data = {
239 .pwm_period_ns = 78770,
242 static struct platform_device lpd270_backlight_device = {
243 .name = "pwm-backlight",
245 .parent = &pxa27x_device_pwm0.dev,
246 .platform_data = &lpd270_backlight_data,
250 /* 5.7" TFT QVGA (LoLo display number 1) */
251 static struct pxafb_mode_info sharp_lq057q3dc02_mode = {
258 .right_margin = 0x0a,
260 .upper_margin = 0x08,
261 .lower_margin = 0x14,
262 .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
265 static struct pxafb_mach_info sharp_lq057q3dc02 = {
266 .modes = &sharp_lq057q3dc02_mode,
272 /* 12.1" TFT SVGA (LoLo display number 2) */
273 static struct pxafb_mode_info sharp_lq121s1dg31_mode = {
280 .right_margin = 0x05,
282 .upper_margin = 0x14,
283 .lower_margin = 0x0a,
284 .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
287 static struct pxafb_mach_info sharp_lq121s1dg31 = {
288 .modes = &sharp_lq121s1dg31_mode,
294 /* 3.6" TFT QVGA (LoLo display number 3) */
295 static struct pxafb_mode_info sharp_lq036q1da01_mode = {
302 .right_margin = 0x0a,
304 .upper_margin = 0x03,
305 .lower_margin = 0x03,
306 .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
309 static struct pxafb_mach_info sharp_lq036q1da01 = {
310 .modes = &sharp_lq036q1da01_mode,
316 /* 6.4" TFT VGA (LoLo display number 5) */
317 static struct pxafb_mode_info sharp_lq64d343_mode = {
324 .right_margin = 0x19,
326 .upper_margin = 0x22,
327 .lower_margin = 0x00,
328 .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
331 static struct pxafb_mach_info sharp_lq64d343 = {
332 .modes = &sharp_lq64d343_mode,
338 /* 10.4" TFT VGA (LoLo display number 7) */
339 static struct pxafb_mode_info sharp_lq10d368_mode = {
346 .right_margin = 0x19,
348 .upper_margin = 0x22,
349 .lower_margin = 0x00,
350 .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
353 static struct pxafb_mach_info sharp_lq10d368 = {
354 .modes = &sharp_lq10d368_mode,
360 /* 3.5" TFT QVGA (LoLo display number 8) */
361 static struct pxafb_mode_info sharp_lq035q7db02_20_mode = {
368 .right_margin = 0x0a,
370 .upper_margin = 0x05,
371 .lower_margin = 0x14,
372 .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
375 static struct pxafb_mach_info sharp_lq035q7db02_20 = {
376 .modes = &sharp_lq035q7db02_20_mode,
382 static struct pxafb_mach_info *lpd270_lcd_to_use;
384 static int __init lpd270_set_lcd(char *str)
386 if (!strnicmp(str, "lq057q3dc02", 11)) {
387 lpd270_lcd_to_use = &sharp_lq057q3dc02;
388 } else if (!strnicmp(str, "lq121s1dg31", 11)) {
389 lpd270_lcd_to_use = &sharp_lq121s1dg31;
390 } else if (!strnicmp(str, "lq036q1da01", 11)) {
391 lpd270_lcd_to_use = &sharp_lq036q1da01;
392 } else if (!strnicmp(str, "lq64d343", 8)) {
393 lpd270_lcd_to_use = &sharp_lq64d343;
394 } else if (!strnicmp(str, "lq10d368", 8)) {
395 lpd270_lcd_to_use = &sharp_lq10d368;
396 } else if (!strnicmp(str, "lq035q7db02-20", 14)) {
397 lpd270_lcd_to_use = &sharp_lq035q7db02_20;
399 printk(KERN_INFO "lpd270: unknown lcd panel [%s]\n", str);
405 __setup("lcd=", lpd270_set_lcd);
407 static struct platform_device *platform_devices[] __initdata = {
409 &lpd270_backlight_device,
410 &lpd270_flash_device[0],
411 &lpd270_flash_device[1],
414 static int lpd270_ohci_init(struct device *dev)
416 /* setup Port1 GPIO pin. */
417 pxa_gpio_mode(88 | GPIO_ALT_FN_1_IN); /* USBHPWR1 */
418 pxa_gpio_mode(89 | GPIO_ALT_FN_2_OUT); /* USBHPEN1 */
420 /* Set the Power Control Polarity Low and Power Sense
421 Polarity Low to active low. */
422 UHCHR = (UHCHR | UHCHR_PCPL | UHCHR_PSPL) &
423 ~(UHCHR_SSEP1 | UHCHR_SSEP2 | UHCHR_SSEP3 | UHCHR_SSE);
428 static struct pxaohci_platform_data lpd270_ohci_platform_data = {
429 .port_mode = PMM_PERPORT_MODE,
430 .init = lpd270_ohci_init,
433 static void __init lpd270_init(void)
435 lpd270_flash_data[0].width = (BOOT_DEF & 1) ? 2 : 4;
436 lpd270_flash_data[1].width = 4;
439 * System bus arbiter setting:
441 * - LCD_wt:DMA_wt:CORE_Wt = 2:3:4
443 ARB_CNTRL = ARB_CORE_PARK | 0x234;
446 * On LogicPD PXA270, we route AC97_SYSCLK via GPIO45.
448 pxa_gpio_mode(GPIO45_SYSCLK_AC97_MD);
449 pxa_gpio_mode(GPIO16_PWM0_MD);
451 platform_add_devices(platform_devices, ARRAY_SIZE(platform_devices));
453 pxa_set_ac97_info(NULL);
455 if (lpd270_lcd_to_use != NULL)
456 set_pxa_fb_info(lpd270_lcd_to_use);
458 pxa_set_ohci_info(&lpd270_ohci_platform_data);
462 static struct map_desc lpd270_io_desc[] __initdata = {
464 .virtual = LPD270_CPLD_VIRT,
465 .pfn = __phys_to_pfn(LPD270_CPLD_PHYS),
466 .length = LPD270_CPLD_SIZE,
471 static void __init lpd270_map_io(void)
474 iotable_init(lpd270_io_desc, ARRAY_SIZE(lpd270_io_desc));
476 /* initialize sleep mode regs (wake-up sources, etc) */
485 /* for use I SRAM as framebuffer. */
490 MACHINE_START(LOGICPD_PXA270, "LogicPD PXA270 Card Engine")
491 /* Maintainer: Peter Barada */
492 .phys_io = 0x40000000,
493 .io_pg_offst = (io_p2v(0x40000000) >> 18) & 0xfffc,
494 .boot_params = 0xa0000100,
495 .map_io = lpd270_map_io,
496 .init_irq = lpd270_init_irq,
498 .init_machine = lpd270_init,